嵌入式培訓

        嵌入式Linux就業班馬上開課了 詳情點擊這兒

        集成電路設計中心企業學院

         
        上海報名熱線:021-51875830
        北京報名熱線:010-51292078
        深圳報名熱線:4008699035
        南京報名熱線:025-68662821
        武漢報名熱線:027-50767718
        成都報名熱線:4008699035
        廣州報名熱線:
        020-61137349
        西安報名熱線:029-86699670
        曙海研發與生產請參見網址:
        www.shanghai66.cn
        全英文授課課程(Training in English)
          首 頁  手機閱讀模式  課程介紹   培訓報名  企業培訓   付款方式   講師介紹   學員評價  關于我們   聯系我們   承接項目 開發板商城 
        嵌入式協處理器--FPGA
        FPGA項目實戰系列課程----
        嵌入式OS--3G手機操作系統
        嵌入式協處理器--DSP
        手機/網絡/動漫游戲開發
        嵌入式OS-Linux
        嵌入式CPU--ARM
        嵌入式OS--WinCE
        單片機培訓
        嵌入式硬件設計
        Altium Designer Layout高速硬件設計
        嵌入式OS--VxWorks
        PowerPC嵌入式系統/編譯器優化
        PLC編程/變頻器/數控/人機界面 
        開發語言/數據庫/軟硬件測試
        3G手機軟件測試、硬件測試
        芯片設計/大規模集成電路VLSI
        云計算、物聯網
        開源操作系統Tiny OS開發
        小型機系統管理
        其他類
        WEB在線客服
        南京WEB在線客服
        武漢WEB在線客服
        西安WEB在線客服
        廣州WEB在線客服
        點擊這里給我發消息  
        QQ客服一
        點擊這里給我發消息  
        QQ客服二
        點擊這里給我發消息
        QQ客服三
        公益培訓通知與資料下載
        企業招聘與人才推薦(免費)

        合作企業最新人才需求公告

        ◆招人、應聘、人才合作,
        請把需求發到officeoffice@126.com或
        訪問曙海旗下網站---
        電子人才網
        www.morning-sea.com.cn
        合作伙伴與授權機構
        現代化的多媒體教室
        曙海招聘啟示
          培訓班最新動態  更多培訓動態新聞
        曙海11大校區火熱報名中,詳情請撥打各培訓基地電話咨詢或網上在線客服,全國免費報名電話:4008699035 。[2018-2-25]
        曙海奧維通信企業培訓開課了。[2018-2-25]
        ☆ 曙海實達集團份企業培訓熱鬧開課。[2018-2-24]
        曙海東軟集團企業培訓圓滿結業。[2018-2-23]
        ☆ 曙海FLUENT寒假培訓圓滿結束。[2018-2-22]
        ☆ SAS寒假培訓班圓滿結束。[2018-2-21]
        ☆ 曙海福日電子股份企業培訓圓滿結業。[2018-2-4]
        ☆ 曙海湘郵科技股份企業培訓圓滿結束。[2018-2-3]
        ☆ 曙海鍵橋通訊企業培訓圓滿結束。[2018-2-2]
        ☆ 曙海凡谷電子技術股份企業培訓圓滿結束。[2018-2-1]

        曙海第514期開關電源培訓班圓滿結束。[2016-8-7]

        曙海第497期Arduino培訓班圓滿結束。[2016-7-17]

        郵件列表
         
         
          RTL Synthesis(Design Synthesis)培訓
           班級規模及環境
               為了保證培訓效果,增加互動環節,我們堅持小班授課,每期報名人數限3到5人,多余人員安排到下一期進行。
           上課時間和地點
        上課地點:【上!浚和瑵髮W(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈
        最近開課時間(周末班/連續班/晚班)
        RTL Synthesis(Design Synthesis)培訓:2025年3月10日..(歡迎您垂詢,視教育質量為生命!)
           學時
             ◆課時: 請咨詢客服

                ◆外地學員:代理安排食宿(需提前預定)
                ☆注重質量
                ☆邊講邊練

                ☆合格學員免費推薦工作

                ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質

                專注高端培訓15年,曙海提供的證書得到本行業的廣泛認可,學員的能力
                得到大家的認同,受到用人單位的廣泛贊譽。

                ★實驗設備請點擊這兒查看★
           最新優惠
               ◆團體報名優惠措施:兩人95折優惠,三人或三人以上9折優惠 。注意:在讀學生憑學生證,即使一個人也優惠500元。
           質量保障

                1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
                2、培訓結束后免費提供半年的技術支持,充分保證培訓后出效果;
                3、培訓合格學員可享受免費推薦就業機會。 ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質。專注高端培訓13年,曙海提供的證書得到本行業的廣泛認可,學員的能力得到大家的認同,受到用人單位的廣泛贊譽。

          RTL Synthesis(Design Synthesis)培訓
        培訓方式以講課和實驗穿插進行

        課程描述:

        第一階段 Design Compiler 1

        Overview
        This course covers the ASIC synthesis flow using Design Compiler Topographical / Graphical -- from reading in an RTL design (Verilog, SystemVerilog and VHDL) to generating a final gate-level netlist. You will learn how to read in your design file(s), specify your libraries and physical data, constrain a complex design for timing and floorplan, apply synthesis techniques using Ultra, compile to achieve timing closure and an acceptable congestion, analyze the synthesis results for timing and congestion, and generate output data that works with downstream layout tools.

        You will verify the logic equivalence of synthesis transformations (such as Datapath optimizations and Register Retiming) to that of an RTL design using Formality. The course includes labs to reinforce and practice key topics discussed in lecture. All the covered commands and flows are printed separately in a 5-page Job Aid, which you can refer to back at work.

        Objectives
        At the end of this workshop the student should be able to:
        • Create a setup file to specify the libraries and physical data
        • Read in a hierarchical design
        • Constrain a complex design for timing, taking into account different environmental attributes such as output loading, input drive strength, process, voltage and temperature variations, as well as post-layout effects such as clock skew
        • Constrain multiple (generated) clocks considering Signal integrity analysis
        • Execute the recommended synthesis techniques to achieve timing closure
        • Analyze and Improve global route congestion
        • Perform test-ready synthesis
        • Verify the logic equivalence of a synthesized netlist compared to an RTL design
        • Write DC-Tcl scripts to constrain designs, and run synthesis
        • Generate and interpret timing, constraint, and other debugging reports
        • Understand the effect that RTL coding style can have on synthesis results
        • Generate output data (netlist, constraints, scan-def) that works with downstream physical design or layout tools

        Course Outline

        Unit 1
        • Introduction to Synthesis
        • Design and Technology Data
        • Design and Library Objects
        • Timing Constraints

        Unit 2
        • Environmental Attributes
        • Synthesis Optimization Techniques
        • Timing Analysis

        Unit 3
        • Additional Constraint Options
        • Multiple Clocks and Timing Exceptions
        • Congestion Analysis and Optimization
        • Post-Synthesis Output Data
        • Conclusion



        第二階段 Design Compiler 2: Low Power

        Overview
        At the end of this one day, seminar based, workshop you will understand how to apply both traditional and UPF based power optimization techniques during RTL synthesis and scan insertion:

        For single voltage designs, you will learn how to apply the 2 traditional power optimization techniques of clock gating and leakage power recovery, optimizing for dynamic power and leakage power respectively.

        For multi-voltage or multi-supply designs, you will learn how to apply the IEEE 1801 UPF flow that uses a power intent specification which is applied to RTL designs. You will understand how to synthesize RTL designs for the required power intent and power-optimization requirements using top-down vs. hierarchical UPF methodologies. You will also learn how to insert scan chains to the synthesized netlist ensure that the gate level design does not have any multi-voltage violations, before writing out design data for Place and Route.

        Objectives

        At the end of this workshop the student should be able to:

        • Apply clock gating to a design at the RTL and gate level
        • Perform multi-stage, hierarchical, and power driven clock gating
        • Perform leakage optimization using multi Vt libraries
        • Restrict the usage of leaky cells
        • Specify power intent using UPF
        • Demonstrate flexible isolation strategy in UPF 2.0
        • Check for UPF readiness of library, reporting PG pins
        • State the purpose of SCMR attribute in library
        • Recognize tradeoff when using dual vs. single rail special cells
        • Correctly specify PVT requirements
        • State how the 6 special cells are synthesized
        • Describe supply net aware Always on Synthesis
        • Apply 2 key debugging commands in a UPF flow
        • Control voltage, power domain mixing when inserting scan chains
        • Allow/prevent the reuse of level shifters and isolation cells between scan and functional paths
        • Minimize toggle in functional logic during scan shifting
        • Validate SCANDEF information for place and route

        Course Outline

        • Clock Gating
        • Leakage Power Optimization
        • Power Intent using IEEE 1801 UPF
        • Library Requirements
        • Synthesis with UPF
        • Power Aware DFT



        第三階段 DFT Compiler

        Overview
        In this workshop you will learn to use DFT Compiler to perform RTL and gate-level DFT rule checks, fix DFT DRC rule violations, and to insert scan using top-down and bottom-up flows. The workshop explores essential techniques to support large, multi-million gate SOC designs including the bottom-up scan insertion flow in the logical (Design Compiler) domain. Techniques learned include: performing scan insertion in a top-down flow; meeting scan requirements for number of scan chains, maximum chain length and reusing functional pins for scan testing, inserting an On-Chip Clocking (OCC) controller for At-Speed testing using internal clocks; and using Adaptive Scan (DFTMAX) to insert additional DFT hardware to reduce the test time and the test data volume required for a given fault coverage.

        Objectives
        At the end of this workshop the student should be able to:
        • Create a test protocol for a design and customize the initialization sequence, if needed, to prepare for DFT DRC checks
        • Perform DFT DRC checks at the RTL, pre-DFT, and post-DFT stages
        • Recognize common design constructs that cause typical DFT violations
        • Automatically correct certain DFT violations at the gate level using AutoFix
        • Implement top-down scan insertion flow achieving well-balanced scan chains
        • Write a script to perform all the steps in the DFT flow, including exporting all the required files for ATPG and Place & Route
        • Develop a bottom-up scan insertion script for full gate-level designs to use Test Models at the top-level to improve capacity and runtime
        • Insert an On-Chip Clocking (OCC) controller to use for At-Speed testing with internal clocks
        • Modify a scan insertion script to include DFT-MAX Adaptive Scan compression

        Course Outline

        Unit 1
        • Introduction to Scan Testing
        • DFT Compiler Flows and Setup
        • Test Protocol
        • DFT Design Rule Checks

        Unit 2
        • DFT DRC GUI Debug
        • DRC Fixing
        • Top-Down Scan Insertion
        • Exporting Files

        Unit 3
        • High Capacity DFT Flows
        • On-Chip Clocking (OCC)
        • Multi-Mode DFT
        • DFT MAX

         
        版權所有:曙海信息網絡科技有限公司 copyright 2000-2016
         
        上?偛颗嘤柣

        地址:上海市云屏路1399號26#新城金郡商務樓310。
        (地鐵11號線白銀路站2號出口旁,云屏路和白銀路交叉口)
        郵編:201821
        熱線:021-51875830 32300767
        傳真:021-32300767
        業務手機:15921673576
        E-mail:officeoffice@126.com
        客服QQ: 849322415
        北京培訓基地

        地址:北京市昌平區沙河南街11號312室
        (地鐵昌平線沙河站B出口) 郵編:102200 行走路線:請點擊這查看!
        熱線:010-51292078
        傳真:010-51292078
        業務手機:15701686205
        E-mail:qianru@51qianru.cn
        客服QQ:1243285887
        深圳培訓基地

        地址:深圳市環觀中路28號82#201室

        熱線:4008699035
        傳真:4008699035
        業務手機:13699831341

        郵編:518001
        信箱:qianru2@51qianru.cn
        客服QQ:2472106501
        南京培訓基地

        地址:江蘇省南京市棲霞區和燕路251號金港大廈B座2201室
        (地鐵一號線邁皋橋站1號出口旁,近南京火車站)
        熱線:025-68662821
        傳真:025-68662821
        郵編:210046
        信箱:qianru3@51qianru.cn
        客服QQ:1325341129
         
        成都培訓基地

        地址:四川省成都市高新區中和大道一段99號領館區1號1-3-2903 郵編:610031
        熱線:4008699035 業務手機:13540421960
        客服QQ:1325341129 E-mail:qianru4@51qianru.cn
        武漢培訓基地

        地址:湖北省武漢市江岸區漢江北路34號 九運大廈401室 郵編:430022
        熱線:4008699035
        客服QQ:849322415
        E-mail:qianru5@51qianru.cn
        廣州培訓基地

        地址:廣州市越秀區環市東路486號廣糧大廈1202室

        熱線:020-61137349
        傳真:020-61137349

        郵編:510075
        信箱:qianru6@51qianru.cn
        西安培訓基地

        地址:西安市高新區城南電子西街2號融僑紫薇2#402室

        熱線:029-86699670
        業務手機:18392016509
        傳真:029-86699670
        郵編:710054
        信箱:qianru7@51qianru.cn
         
        沈陽培訓基地

        地址:遼寧省沈陽市東陵渾南新區沈營路六宅臻品29-11-9 郵編:110179
        熱線:4008699035
        E-mail:qianru8@51qianru.cn
        鄭州培訓基地

        地址:鄭州市高新區雪松路錦華大廈401

        熱線:4008699035

        郵編:450001
        信箱:qianru9@51qianru.cn
        石家莊培訓基地

        地址:石家莊市高新區中山東路618號瑞景大廈1#802

        熱線:4008699035
        業務手機:13933071028
        傳真:4008699035
        郵編:050200
        信箱:qianru10@51qianru.cn
         

        雙休日、節假日及晚上可致電值班電話:021-51875830 值班手機:15921673576


        備案號:滬ICP備08026168號

        .(2014年7月11).................................................................................
        自拍偷自拍亚洲精品第1页| 亚洲AV网站在线观看| 亚洲国产精品不卡毛片a在线| 亚洲伊人久久大香线蕉在观| 亚洲AV成人精品网站在线播放| 亚洲最大AV网站在线观看| 国产亚洲人成在线影院| 亚洲AV色无码乱码在线观看 | 国产国拍精品亚洲AV片| 亚洲国产精品尤物YW在线观看| 爱情岛亚洲论坛在线观看 | 亚洲 日韩 色 图网站| 亚洲伦理一二三四| 亚洲国产成a人v在线观看| 国产精品高清视亚洲精品| 亚洲六月丁香婷婷综合| 亚洲中文无码mv| 亚洲熟女乱色一区二区三区| 亚洲爆乳少妇无码激情| 久久精品国产亚洲av品善| 色偷偷亚洲第一综合网| 男人的天堂亚洲一区二区三区 | 亚洲综合精品香蕉久久网| 亚洲一本大道无码av天堂| 国产亚洲精品看片在线观看| 亚洲精品成人片在线观看精品字幕| 亚洲精品中文字幕乱码三区| 九月丁香婷婷亚洲综合色| 亚洲av永久无码制服河南实里| 久久亚洲精品成人综合| 亚洲一区免费观看| 亚洲毛片免费观看| 国产亚洲精aa在线看| 亚洲精品乱码久久久久久蜜桃图片| 亚洲av永久中文无码精品综合| 国产精品亚洲片在线花蝴蝶| 亚洲精品和日本精品| 国产亚洲精品美女久久久| 亚洲专区在线视频| 精品亚洲AV无码一区二区| 亚洲欧美乱色情图片|