嵌入式培訓

        嵌入式Linux就業班馬上開課了 詳情點擊這兒

        集成電路設計中心企業學院

         
        上海報名熱線:021-51875830
        北京報名熱線:010-51292078
        深圳報名熱線:4008699035
        南京報名熱線:025-68662821
        武漢報名熱線:027-50767718
        成都報名熱線:4008699035
        廣州報名熱線:
        020-61137349
        西安報名熱線:029-86699670
        曙海研發與生產請參見網址:
        www.shanghai66.cn
        全英文授課課程(Training in English)
          首 頁  手機閱讀模式  課程介紹   培訓報名  企業培訓   付款方式   講師介紹   學員評價  關于我們   聯系我們   承接項目 開發板商城 
        嵌入式協處理器--FPGA
        FPGA項目實戰系列課程----
        嵌入式OS--3G手機操作系統
        嵌入式協處理器--DSP
        手機/網絡/動漫游戲開發
        嵌入式OS-Linux
        嵌入式CPU--ARM
        嵌入式OS--WinCE
        單片機培訓
        嵌入式硬件設計
        Altium Designer Layout高速硬件設計
        嵌入式OS--VxWorks
        PowerPC嵌入式系統/編譯器優化
        PLC編程/變頻器/數控/人機界面 
        開發語言/數據庫/軟硬件測試
        3G手機軟件測試、硬件測試
        芯片設計/大規模集成電路VLSI
        云計算、物聯網
        開源操作系統Tiny OS開發
        小型機系統管理
        其他類
        WEB在線客服
        南京WEB在線客服
        武漢WEB在線客服
        西安WEB在線客服
        廣州WEB在線客服
        點擊這里給我發消息  
        QQ客服一
        點擊這里給我發消息  
        QQ客服二
        點擊這里給我發消息
        QQ客服三
        公益培訓通知與資料下載
        企業招聘與人才推薦(免費)

        合作企業最新人才需求公告

        ◆招人、應聘、人才合作,
        請把需求發到officeoffice@126.com或
        訪問曙海旗下網站---
        電子人才網
        www.morning-sea.com.cn
        合作伙伴與授權機構
        現代化的多媒體教室
        曙海招聘啟示
          培訓班最新動態  更多培訓動態新聞
        曙海11大校區火熱報名中,詳情請撥打各培訓基地電話咨詢或網上在線客服,全國免費報名電話:4008699035 。[2018-2-25]
        曙海奧維通信企業培訓開課了。[2018-2-25]
        ☆ 曙海實達集團份企業培訓熱鬧開課。[2018-2-24]
        曙海東軟集團企業培訓圓滿結業。[2018-2-23]
        ☆ 曙海FLUENT寒假培訓圓滿結束。[2018-2-22]
        ☆ SAS寒假培訓班圓滿結束。[2018-2-21]
        ☆ 曙海福日電子股份企業培訓圓滿結業。[2018-2-4]
        ☆ 曙海湘郵科技股份企業培訓圓滿結束。[2018-2-3]
        ☆ 曙海鍵橋通訊企業培訓圓滿結束。[2018-2-2]
        ☆ 曙海凡谷電子技術股份企業培訓圓滿結束。[2018-2-1]

        曙海第514期開關電源培訓班圓滿結束。[2016-8-7]

        曙海第497期Arduino培訓班圓滿結束。[2016-7-17]

        郵件列表
         
         
          Synopsys SystemVerilog驗證培訓
           班級規模及環境
               為了保證培訓效果,增加互動環節,我們堅持小班授課,每期報名人數限3到5人,多余人員安排到下一期進行。
           上課時間和地點
        上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈
        最近開課時間(周末班/連續班/晚班)
        Synopsys SystemVerilog驗證培訓:2025年3月10日..(歡迎您垂詢,視教育質量為生命!)
           學時
             ◆課時: 請咨詢客服

                ◆外地學員:代理安排食宿(需提前預定)
                ☆注重質量
                ☆邊講邊練

                ☆合格學員免費推薦工作

                ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質

                專注高端培訓15年,曙海提供的證書得到本行業的廣泛認可,學員的能力
                得到大家的認同,受到用人單位的廣泛贊譽。

                ★實驗設備請點擊這兒查看★
           最新優惠
               ◆團體報名優惠措施:兩人95折優惠,三人或三人以上9折優惠 。注意:在讀學生憑學生證,即使一個人也優惠500元。
           質量保障

                1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
                2、培訓結束后免費提供半年的技術支持,充分保證培訓后出效果;
                3、培訓合格學員可享受免費推薦就業機會。 ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質。專注高端培訓13年,曙海提供的證書得到本行業的廣泛認可,學員的能力得到大家的認同,受到用人單位的廣泛贊譽。

          Synopsys SystemVerilog驗證培訓
        培訓方式以講課和實驗穿插進行

        課程描述:

        第一階段 SystemVerilog Assertions培訓

        COURSE OUTLINE
        * Introduction to assertions
        * SVA checker library
        * Use Model and debug flow using DVE
        * Basic SVA constructs
        * Temporal behavior, Data Consistency
        * Coverage, Coding Guidelines

        第二階段 SystemVerilog Testbench

        Overview

        In this intensive, three-day course, you will learn the key features and benefits of the SystemVerilog testbench language and its use in VCS.

        This course is a hands-on workshop that reinforces the verification concepts taught in lecture through a series of labs. At the end of this class, students should have the skills required to write an object-oriented SystemVerilog testbench to verify a device under test with coverage-driven constrained-random stimulus using VCS.

        Students will first learn how to develop an interface between the SystemVerilog test program and the Device Under Test (DUT). Next the workshop will explain how the intuitive object-oriented technology in SystemVerilog testbench can simplify verification problems. Randomization of data is covered to show how different scenarios for testing may be created. This course concludes with an in-depth discussion of functional coverage including a uniform, measurable definition of functionality and the SystemVerilog constructs that allow you to assess the percentage of functionality covered, both dynamically and through the use of generated reports.

        To reinforce the lecture and accelerate mastery of the material, each student will complete a challenging test suite for real-world, system-based design.

        Objectives
        At the end of this workshop the student should be able to:
        • Build a SystemVerilog verification environment
        • Define testbench components using object-oriented programing.
        • Develop a stimulus generator to create constrained random test stimulus
        • Develop device driver routines to drive DUT input with stimulus from generator
        • Develop device monitor routines to sample DUT output
        • Develop self-check routines to verify correctness of DUT output
        • Abstract DUT stimulus as data objects
        • Execute device drivers, monitors and self-checking routines concurrently
        • Communicate among concurrent routines using events, semaphores and mailboxes
        • Develop functional coverage to measure completeness of test
        • Use SystemVerilog Packages

        Course Outline

        Uunit 1
        • The Device Under Test
        • SystemVerilog Verification Environment
        • SystemVerilog Testbench Language Basics
        • Driving and Sampling DUT Signals
        Uunit 2
        • Managing Concurrency in SystemVerilog
        • Object Oriented Programming: Encapsulation
        • Object Oriented Programming: Randomization
        Uunit 3
        • Object Oriented Programming: Inheritance
        • Inter-Thread Communications
        • Functional Coverage
        • SystemVerilog UVM preview



        第三階段 Synopsys SystemVerilog VMM培訓

        SystemVerilog Verification Using VMM Methodology

        OVERVIEW

        In this hands-on workshop, you will learn how to develop a VMM SystemVerilog test environment structure which can implement a number of different test cases with minimal modification. Within this VMM environment structure, you will develop stimulus factories, check and coverage callbacks, message loggers, transactor managers, and data flow managers. Once the VMM environment has been created, you will learn how to easily add extensions for more test cases.
        After completing the course, you should have developed the skills to write a coverage-driven random stimulus based VMM testbench that is robust, re-useable and scaleable.

        OBJECTIVES

        At the end of the course you should be able to:

        Develop an VMM environment class in SystemVerilog
        Implement and manage message loggers for printing to terminal or file
        Build a random stimulus generation factory
        Build and manage stimulus transaction channels
        Build and manage stimulus transactors
        Implement checkers using VMM callback methods
        Implement functional coverage using VMM callback methods

        COURSE OUTLINE

        Unit 1
        SystemVerilog class inheritance review
        VMM Environment
        Message Service
        Data model

        Unit 2
        Stimulus Generator/Factory
        Check & Coverage
        Transactor Implementation
        Data Flow Control
        Scenario Generator
        Recommendations

        第四階段 SystemVerilog Verification using UVM

        Overview
        In this hands-on workshop, you will learn how to develop a UVM 1.1 SystemVerilog testbench environment which enables efficient testcase development. Within this UVM 1.1 environment, you will develop stimulus sequencer, driver, monitor, scoreboard and functional coverage. Once the UVM 1.1 environment has been created, you will learn how to easily manage and modify the environment for individual testcases.

        Objectives
        At the end of this workshop the student should be able to:
        • Develop UVM 1.1 tests
        • Implement and manage report messages for printing to terminal or file
        • Create random stimulus and sequences
        • Build and manage stimulus sequencers, drivers and monitors
        • Create configurable agents containing sequencer, driver and monitor for re-use
        • Create and manage configurable environments including agents, scoreboards, TLM ports and functional coverage objects
        • Implement a collection of testcases each targeting a corner case of interest
        • Create an abstraction of DUT registers and manage these registers during test, including functional coverage and self-test

        Audience Profile
        Design or Verification engineers who develop SystemVerilog testbenches using UVM 1.1 base classes.

        Prerequisites
        To benefit the most from the material presented in this workshop, students should have completed the SystemVerilog Testbench workshop.

        Course Outline
        Unit 1
        • SystemVerilog OOP Inheritance Review
          • Polymophism
          • Singleton Class
          • Singleton Object
          • Proxy Class
          • Factory Class
        • UVM Overview
          • Key Concepts in UVM: Agent, Environment and Tests
          • Implement UVM Testbenches for Re-Use across Projects
          • Code, Compile and Run UVM Tests
          • Inner Workings of UVM Simulation including Phasing
          • Implement and Manage User Report Messages
        • Modeling Stimulus (Transactions)
          • Transaction Property Implementation Guidelines
          • Transaction Constraint Guidelines
          • Transaction Method Automation Macros
          • User Transactiom Method Customization
          • Implement Tests to Control Transaction Constraints
        • Creating Stimulus Sequences
          • Sequence Execution Protocol
          • Using UVM Macros to create and manage Stimulus
          • Implementing User Sequences
          • Implicitly Execute Sequences Through Configuration in Environment
          • Explicitly Execute Sequences in Test
          • Control Sequences through Configuration
        Unit 2
        • Component Configuration and Factory
          • Establish and Query Component Parent-Child Relationships
          • Set Up Component Virtual SystemVerilog Interfaces with uvm_config_db
          • Constructing Components and Transactions with UVM Factory
          • Implement Tests to Configure Components
          • Implement Tests to Override Components with Modified Behavior
        • TLM Communications
          • TLM Push, Pull and Fifo Modes
          • TLM Analysis Ports
          • TLM Pass-Through Ports
          • TLM 2.0 Blocking and Non-Blocking Transport Sockets
          • DVE Waveform Debugging with Recorded UVM Transactions
        • Scoreboard & Coverage
          • Implement scoreboard with UVM In-Order Class Comparator
          • Implement scoreboard UVM Algorithmic Comparator
          • Implement Out-Of-Order Scoreboard
          • Implement Configuration/Stimulus/Correctness Coverage
        • UVM Callback
          • Create User Callback Hooks in Component Methods
          • Implement Error Injection with User Defined Callbacks
          • Implement Component Functional Coverage with User Defined Callbacks
          • Review Default Callbacks in UVM Base Class
        Unit 3
        • Virtual Sequence/Sequencer
          • Disable Selected Sequencer in Agents through the Sequencer抯 揹efault? Configuration Field
          • Implement Virtual Sequence and Sequencer to Manager Sequence Execution within Different Agents
          • Implement uvm_event for Synchronization of Execution among Sequences in the Virtual Sequence
          • Implement Grab and Ungrab in Sequences for exclusive access to Sequencer
        • More on Phasing
          • Managing Objections within Component Phases
          • Implement Component Phase Drain Time
          • Implement Component Phase Domain Synchronization
          • Implement User Defined Domain and Phases
          • Implement UVM Phase Jumping
        • Register Layer Abstraction (RAL)
          • DUT Register Configuration Testbench Architecture
          • Develop DUT Register Abstration (.ralf) File
          • Use ralgen Utility to Create UVM Register Model Class Files
          • Create UVM Register Adapter Class
          • Develop and Execute Sequences Using UVM Register Models
          • Use UVM Built-In Register Tests to Verify DUT Register Operation
          • Enable RAL Functional Coverage
        • Summary
          • Review UVM Methodology
          • Review Run-Time Command Line Debug Switche



         
        版權所有:曙海信息網絡科技有限公司 copyright 2000-2016
         
        上海總部培訓基地

        地址:上海市云屏路1399號26#新城金郡商務樓310。
        (地鐵11號線白銀路站2號出口旁,云屏路和白銀路交叉口)
        郵編:201821
        熱線:021-51875830 32300767
        傳真:021-32300767
        業務手機:15921673576
        E-mail:officeoffice@126.com
        客服QQ: 849322415
        北京培訓基地

        地址:北京市昌平區沙河南街11號312室
        (地鐵昌平線沙河站B出口) 郵編:102200 行走路線:請點擊這查看
        熱線:010-51292078
        傳真:010-51292078
        業務手機:15701686205
        E-mail:qianru@51qianru.cn
        客服QQ:1243285887
        深圳培訓基地

        地址:深圳市環觀中路28號82#201室

        熱線:4008699035
        傳真:4008699035
        業務手機:13699831341

        郵編:518001
        信箱:qianru2@51qianru.cn
        客服QQ:2472106501
        南京培訓基地

        地址:江蘇省南京市棲霞區和燕路251號金港大廈B座2201室
        (地鐵一號線邁皋橋站1號出口旁,近南京火車站)
        熱線:025-68662821
        傳真:025-68662821
        郵編:210046
        信箱:qianru3@51qianru.cn
        客服QQ:1325341129
         
        成都培訓基地

        地址:四川省成都市高新區中和大道一段99號領館區1號1-3-2903 郵編:610031
        熱線:4008699035 業務手機:13540421960
        客服QQ:1325341129 E-mail:qianru4@51qianru.cn
        武漢培訓基地

        地址:湖北省武漢市江岸區漢江北路34號 九運大廈401室 郵編:430022
        熱線:4008699035
        客服QQ:849322415
        E-mail:qianru5@51qianru.cn
        廣州培訓基地

        地址:廣州市越秀區環市東路486號廣糧大廈1202室

        熱線:020-61137349
        傳真:020-61137349

        郵編:510075
        信箱:qianru6@51qianru.cn
        西安培訓基地

        地址:西安市高新區城南電子西街2號融僑紫薇2#402室

        熱線:029-86699670
        業務手機:18392016509
        傳真:029-86699670
        郵編:710054
        信箱:qianru7@51qianru.cn
         
        沈陽培訓基地

        地址:遼寧省沈陽市東陵渾南新區沈營路六宅臻品29-11-9 郵編:110179
        熱線:4008699035
        E-mail:qianru8@51qianru.cn
        鄭州培訓基地

        地址:鄭州市高新區雪松路錦華大廈401

        熱線:4008699035

        郵編:450001
        信箱:qianru9@51qianru.cn
        石家莊培訓基地

        地址:石家莊市高新區中山東路618號瑞景大廈1#802

        熱線:4008699035
        業務手機:13933071028
        傳真:4008699035
        郵編:050200
        信箱:qianru10@51qianru.cn
         

        雙休日、節假日及晚上可致電值班電話:021-51875830 值班手機:15921673576


        備案號:滬ICP備08026168號

        .(2014年7月11).................................................................................
        久久精品国产亚洲网站| 在线亚洲97se亚洲综合在线| 亚洲理论电影在线观看| www国产亚洲精品久久久| 亚洲日本一线产区和二线| 亚洲伦理一二三四| 亚洲熟妇av一区| 亚洲一区二区三区高清| 久久噜噜噜久久亚洲va久| 国产亚洲AV手机在线观看| 亚洲欧洲日产国码一级毛片| 亚洲国产成人五月综合网 | 亚洲熟妇色自偷自拍另类| 久久久久亚洲AV无码麻豆| 亚洲人成在线影院| 亚洲视频网站在线观看| 亚洲白色白色在线播放| 亚洲欧洲春色校园另类小说| 亚洲色av性色在线观无码| 亚洲男女一区二区三区| 亚洲国产精品人久久电影| 亚洲伊人色一综合网| 天堂亚洲国产中文在线| 亚洲人成网站在线在线观看| 亚洲欧美日韩自偷自拍| 亚洲AV无码一区二区大桥未久| 日本亚洲欧美色视频在线播放| mm1313亚洲精品无码又大又粗| 日本系列1页亚洲系列| 亚洲AV永久无码精品一区二区国产 | 亚洲乱码日产精品a级毛片久久| 国产精品V亚洲精品V日韩精品| 亚洲综合AV在线在线播放| 亚洲人成人网站色www| 亚洲av综合av一区| 久久青青草原亚洲av无码app | 西西人体44rt高清亚洲| 99ri精品国产亚洲| 亚洲不卡中文字幕| 亚洲欧美日韩综合久久久久| 亚洲 小说区 图片区 都市|