曙海培訓(xùn)集成電路設(shè)計(jì)中心 企業(yè)學(xué)院 曙海培訓(xùn)集團(tuán)嵌入式學(xué)院 就業(yè)培訓(xùn)基地長期班

        曙海培訓(xùn)客戶常見疑問解答 手機(jī)閱讀模式
        曙海培訓(xùn)基地
        嵌入式Linux就業(yè)班馬上開課了 詳情點(diǎn)擊這兒

        線上直播培訓(xùn)課程就業(yè)薪水倍增計(jì)劃
        上 海:021--51875830
        北 京:010--51292078
        西 安:029--86699670
        石家莊:4008699035

        深 圳:4008699035


        南 京:4008699035
        武 漢:027--50767718
        成 都:4008699035
        廣 州:4008699035

        全國免費(fèi)報(bào)名電話
        全英文授課課程(Training in English)
           
          首 頁  培訓(xùn)最新動(dòng)態(tài)  課程介紹   培訓(xùn)報(bào)名  企業(yè)培訓(xùn)  付款方式   講師介紹   學(xué)員評價(jià)  關(guān)于我們  聯(lián)系我們  承接項(xiàng)目 開.發(fā).板 商 城
        嵌入式協(xié)處理器--FPGA
        FPGA項(xiàng)目實(shí)戰(zhàn)系列課程----
        嵌入式OS--4G手機(jī)操作系統(tǒng)
        嵌入式協(xié)處理器--DSP
        手機(jī)/網(wǎng)絡(luò)/動(dòng)漫游戲開發(fā)
        嵌入式OS-Linux
        嵌入式CPU--ARM
        嵌入式OS--WinCE
        單片機(jī)培訓(xùn)
        嵌入式硬件設(shè)計(jì)
        Altium Designer Layout高速硬件設(shè)計(jì)
        嵌入式OS--VxWorks
        PowerPC嵌入式系統(tǒng)/編譯器優(yōu)化
        PLC編程/變頻器/數(shù)控/人機(jī)界面 
        開發(fā)語言/數(shù)據(jù)庫/軟硬件測試
        3G手機(jī)軟件測試、硬件測試
        芯片設(shè)計(jì)/大規(guī)模集成電路VLSI
        云計(jì)算、物聯(lián)網(wǎng)
        開源操作系統(tǒng)Tiny OS開發(fā)
        小型機(jī)系統(tǒng)管理
        其他類
        WEB在線客服
        南京WEB在線客服
        武漢WEB在線客服
        西安WEB在線客服
        廣州WEB在線客服
        點(diǎn)擊這里給我發(fā)消息  
        QQ客服一
        點(diǎn)擊這里給我發(fā)消息  
        QQ客服二
        點(diǎn)擊這里給我發(fā)消息
        QQ客服三
        公益培訓(xùn)通知與資料下載
        企業(yè)招聘與人才推薦(免費(fèi))

        合作企業(yè)最新人才需求公告

        ◆招人、應(yīng)聘、人才合作,
        請把需求發(fā)到officeoffice@126.com或
        訪問端海旗下網(wǎng)站---
        電子人才網(wǎng)
        www.morning-sea.com.cn
        合作伙伴與授權(quán)機(jī)構(gòu)
        現(xiàn)代化的多媒體教室
        端海招聘啟示
         
          Design Sign-Off培訓(xùn)
           班級規(guī)模及環(huán)境--熱線:4008699035 手機(jī):15921673576( 微信同號)
               每期人數(shù)限3到5人。
           上課時(shí)間和地點(diǎn)
        上課地點(diǎn):【上海】:同濟(jì)大學(xué)(滬西)/新城金郡商務(wù)樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山學(xué)院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(中和大道) 【沈陽分部】:沈陽理工大學(xué)/六宅臻品 【鄭州分部】:鄭州大學(xué)/錦華大廈 【石家莊分部】:河北科技大學(xué)/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協(xié)同大廈
        最近開課時(shí)間(周末班/連續(xù)班/晚班)
        Design Sign-Off培訓(xùn):2020年7月20日
           實(shí)驗(yàn)設(shè)備
             ☆資深工程師授課

                
                ☆注重質(zhì)量
                ☆邊講邊練

                ☆合格學(xué)員免費(fèi)推薦工作

                ☆合格學(xué)員免費(fèi)頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)

                專注高端培訓(xùn)15年,端海提供的證書得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力
                得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

                ★實(shí)驗(yàn)設(shè)備請點(diǎn)擊這兒查看★
           最新優(yōu)惠
               ◆請咨詢客服。
           質(zhì)量保障

                1、可免費(fèi)在以后培訓(xùn)班中重聽;
                2、免費(fèi)提供課后技術(shù)支持,保障培訓(xùn)效果。
                3、培訓(xùn)合格學(xué)員可享受免費(fèi)推薦就業(yè)機(jī)會(huì)。

          Design Sign-Off培訓(xùn)
        培訓(xùn)方式以講課和實(shí)驗(yàn)穿插進(jìn)行

        課程描述:

        第一階段 PrimeTime PX: Signoff Power Analysis

        Overview
        In this class, you will extend PrimeTime's signoff static timing analysis capability to accurately analyze peak power, average power, clock network power, and multi-voltage power.

        A job aid will guide you through the setup requirements and command flow to perform an appropriate power analysis type (average vs. peak; instantaneous peak vs. cycle-accurate peak).

        Skills learned include:

        • determining possible analysis methods, based on the available data and the application needs
        • applying a methodology to confirm that the power analysis performed was complete and correct
        • applying debugging technique(s) if necessary
        • generating and interpreting all of the standard PrimeTime PX reports for switching activity peak power, average power, clock network power, and multi-voltage power analyses
        • generating and viewing peak-power waveforms

        To analyze power on multi-voltage designs, you will be using the unified power format (IEEE 1801 UPF) based flow.

        Objectives
        At the end of this workshop the student should be able to:
        • Read the required timing and power data; verify their completeness
        • Perform peak and average power analysis in the GUI and shell interface
        • Perform SDC clock-frequency-based power scaling in VCD/SAIF average power flow
        • Generate VCD and SAIF switching activity files by simulating RTL and gate-level designs
        • Distinguish between event-based and cycle-accurate peak power (CAPP) analysis
        • Dump and view peak power waveforms
        • Perform conditional peak power analysis
        • Determine quality of analyses from switching activity and power reports
        • Estimate pre-layout clock-tree power
        • Annotate clock-network power
        • Determine power savings due to clock gating
        • Specify PVT corner and libraries for multi -voltage power analysis
        • Interpret UPF power intent of a multi voltage design
        • Perform UPF-flow-based multi-voltage power analysis
        • Perform concurrent multi-rail power analysis using UPF

        Course Outline

        • Introduction to Power Analysis
        • Average Power Analysis
        • Peak Power Analysis
        • Clock Network Power Analysis
        • Multivoltage Power Analysi

        第二階段 PrimeTime 1

        Overview
        In this workshop you will learn to perform Static Timing Analysis (STA) using PrimeTime by executing the appropriate high-level summary reports to initiate your analysis, customizing and interpreting detailed timing reports for debugging, and exploring and analyzing the clocks that dictate STA results.

        You will also learn to maximize your productivity by validating inherited scripts for your design, by creating scripts using a Synopsys-recommended methodology, by identifying opportunities to improve run time, and by customizing your environment for ease of running and debugging.

        The workshop includes comprehensive hands-on labs, which provide an opportunity to apply key concepts covered during the lectures.

        Objectives
        At the end of this workshop the student should be able to:
        • Generate summary reports of the design violations organized by clock, by slack, by timing check, or by where they occur: on boundary paths or register-to-register paths.
        • Interpret violation details, both for netlist and for constraints, in a timing report for setup and hold, recovery and removal, and clock-gating setup and hold
        • Generate timing reports for specific paths and with specific details
        • Validate, confirm, debug, enhance, and execute a PrimeTime run script
        • Create a PrimeTime run script based on seed scripts from the RMgen (Reference Methodology Generator) utility
        • Identify opportunities to improve run time
        • Create a saved session and subsequently restore the saved session
        • Identify the clocks, where they are defined, and which ones interact, on an unfamiliar design
        • Reduce pessimism using path-based analysis

        Course Outline

        Unit 1
        • Does your Design Meet Timing?
        • Objects, Attributes, Collections
        • Constraints in a Timing Report
        • Timing Arcs in a Timing Report
        • Control which Paths are Reported
        Unit 2
        • Summary Reports
        • Validate & Enhance PrimeTime Session
        • Analysis Types and Back Annotation
        • Getting to Know Your Clocks
        Unit 3
        • Additional Checks and Constraints
        • Path-Based Analysis
        • Conclusion and Intersecting Technolog



        第三階段 PrimeTime 2: Debugging Constraints

        Overview
        This workshop addresses the most time-consuming part of static timing analysis: debugging constraints. The workshop provides a method to identify potential timing problems, identify the cause, and determine the effects of these problems. Armed with this information, students will now be able to confirm that constraints are correct or, if incorrect, will have sufficient information to correct the problem.

        Incorrect STA constraints must be identified because they obscure real timing violations and can cause two problems: either the real violations are missed and not reported or violations are reported that are not real, making it difficult to find the real violations hidden among them.

        Objectives
        At the end of this workshop the student should be able to:
        • Pinpoint the cause and determine the effects of check_timing and report_analysis_coverage warnings
        • Execute seven PrimeTime commands and two custom procedures to trace from the warning to the cause and explore objects in that path
        • Systematically debug scripts to eliminate obvious problems using PrimeTime
        • Independently and fully utilize check_timing and report_analysis_coverage to flag remaining constraint problems
        • Identify key pieces of a timing report for debugging final constraint problems

        Course Outline

        • Finding Problems
        • Tools of the Trade
        • Applying Tools of the Trade to Common Scenarios
        • A Recommended Debugging Flow
        • Debugging Clocks
        • Conclusion

        第四階段 PrimeTime SI: Crosstalk Delay and Noise

        Overview
        In this class, you will learn the basic concepts of crosstalk, their effects on timing and noise, how PrimeTime SI can be used to identify these effects, and how PrimeTime SI can be used to perform hat-if analysis to guide the place and route tools in the fixing of violations. You will apply the PrimeTime SI flow and methodology for chip-level crosstalk analysis. The labs will demonstrate the use of PrimeTime SI to analyze crosstalk failures on an actual design.

        Best practice methodologies will give you the insights to drive the PrimeTime SI tool at its optimum performance and to generate quality results.

        Hands-on labs follow each training module, allowing you to apply the skills learned in lecture.

        Objectives
        At the end of this workshop the student should be able to:
        • Run PTSI for crosstalk delay and noise analysis
        • Use the key reports in the shell and GUI to identify violations due to crosstalk, and to guide timing closure
        • Define clock relationships for improved timing accuracy
        • Apply useful commands to catch and report incomplete inputs to PTSI
        • More finely control PTSI and your fixing tool using the following techniques
          • Manually control delta delay and noise calculations for specific nets
          • Apply path-based analysis
          • Apply what-if analysis, both automatically and manually

        Course Outline

         
        • Run PrimeTime SI: Crosstalk Delay
        • Completing your Inputs for PTSI
        • Run PrimeTime SI: Crosstalk Noise
        • Improving Accuracy
        • ECO Flows

        第五階段 TetraMAX

        Overview
        In this three-day workshop, you will learn how use TetraMAX? to perform the following tasks:

        • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
        • Describe the test protocol and test pattern timing using STIL
        • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
        • Troubleshoot fault coverage problems
        • Save and validate test patterns
        • Troubleshoot simulation failures
        • Diagnose failures on the ATE

        This workshop also includes an overview of the fundamentals of manufacturing test, such as:

        • What is manufacturing test?
        • Why perform manufacturing test?
        • What is a stuck-at fault?
        • What is a scan chain?
        An overview of the Adaptive Scan and Power-Aware APTG features in TetraMAX? will also be presented.
        Objectives
        At the end of this workshop the student should be able to:
        • Incorporate TetraMAX? ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
        • Create a STIL Test Protocol File for a design by using Quick STIL menus or commands, DFT Compiler, or from scratch
        • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
        • Describe when and how to use at least three options to increase test coverage and/or decrease the number of required test patterns
        • Save test patterns in a proper format for simulation and transfer to an ATE
        • Validate test patterns in simulation using MAX Testbench
        • Describe the difference between the Transition Delay and Path Delay fault models
        • Use timing exceptions with At-Speed testing to mask slow cells
        • Limit switching activity with Power-Aware ATPG
        • Perform Transition Delay testing including Slack-Based Transition Delay
        • Use On-Chip Clocking (OCC) to provide launch and capture clock pulse for At-Speed testing
        • Generate critical paths from PrimeTime for performing Path Delay testing
        • Use TetraMAX? diagnosis features to analyze failures on the ATE

        Course Outline?
        Unit 1

        • Introduction to ATPG Test
        • Building ATPG Models
        • Running DRC
        • Controlling ATPG

        Unit 2
        • Minimizing ATPG Patterns
        • Pattern Validation
        • Introduction to At-Speed Testing
        • At-Speed Constraints
        Unit 3
        • Transition Delay Testing
        • On-Chip Clocking Support
        • Path Delay Testing
        • Diagnosis
        • Conclusion
         
        版權(quán)所有:上海曙海信息網(wǎng)絡(luò)科技有限公司 copyright 2000--2025
         
        上海總部培訓(xùn)基地

        地址:上海市云屏路1399號26#新城金郡商務(wù)樓310。
        (地鐵11號線白銀路站2號出口旁,云屏路和白銀路交叉口)
        郵編:201821
        熱線:021-51875830 32300767
        傳真:021-32300767
        業(yè)務(wù)手機(jī):15921673576
        E-mail:officeoffice@126.com
        客服QQ: 849322415
        北京培訓(xùn)基地

        地址:北京市昌平區(qū)沙河南街11號312室
        (地鐵昌平線沙河站B出口) 郵編:102200 行走路線:請點(diǎn)擊這查看
        熱線:010-51292078
        傳真:010-51292078
        業(yè)務(wù)手機(jī):15701686205
        E-mail:qianru@51qianru.cn
        客服QQ:1243285887
        深圳培訓(xùn)基地

        地址:深圳市環(huán)觀中路28號82#201室

        熱線:4008699035
        傳真:4008699035
        業(yè)務(wù)手機(jī):13699831341

        郵編:518001
        信箱:qianru2@51qianru.cn
        客服QQ:2472106501
        成都培訓(xùn)基地

        地址:四川省成都市高新區(qū)中和大道一段99號領(lǐng)館區(qū)1號1-3-2903 郵編:610031
        熱線:4008699035
        免費(fèi)電話:4008699035
        業(yè)務(wù)手機(jī):13540421960
        客服QQ:1325341129 E-mail:qianru4@51qianru.cn
         
        南京培訓(xùn)基地

        地址:江蘇省南京市棲霞區(qū)和燕路251號金港大廈B座2201室
        (地鐵一號線邁皋橋站1號出口旁,近南京火車站)
        熱線:4008699035
        傳真:4008699035
        郵編:210046
        信箱:qianru3@51qianru.cn
        客服QQ:1325341129
        石家莊培訓(xùn)基地

        地址:石家莊市高新區(qū)中山東路618號瑞景大廈1#802

        熱線:4008699035
        業(yè)務(wù)手機(jī):13933071028
        傳真:4008699035
        郵編:050200
        信箱:qianru10@51qianru.cn
        廣州培訓(xùn)基地

        地址:廣州市越秀區(qū)環(huán)市東路486號廣糧大廈1202室

        熱線:4008699035
        傳真:4008699035

        郵編:510075
        信箱:qianru6@51qianru.cn
        西安培訓(xùn)基地

        地址:西安市雁塔區(qū)高新二路12號協(xié)同大廈901室

        熱線:029-86699670
        業(yè)務(wù)手機(jī):18392016509
        傳真:029-86699670
        郵編:710054
        信箱:qianru7@51qianru.cn
         
        沈陽培訓(xùn)基地

        地址:遼寧省沈陽市東陵渾南新區(qū)沈營路六宅臻品29-11-9 郵編:110179
        熱線:4008699035
        E-mail:qianru8@51qianru.cn
        鄭州培訓(xùn)基地

        地址:鄭州市高新區(qū)雪松路錦華大廈401

        熱線:4008699035

        郵編:450001
        信箱:qianru9@51qianru.cn

        石家莊培訓(xùn)基地

        地址:石家莊市高新區(qū)中山東路618號瑞景大廈1#802

        熱線:4008699035
        業(yè)務(wù)手機(jī):13933071028
        傳真:4008699035
        郵編:050200
        信箱:qianru10@51qianru.cn

         

        雙休日、晚上及節(jié)假日可致電值班熱線:4008699035 值班手機(jī):15921673576 或加微信:shuhaipeixun 或者qq:1299983702


        備案號:滬ICP備08026168號-1

        .(2024年07月24日)..........................................................

        友情鏈接:Cadence培訓(xùn) ICEPAK培訓(xùn) EMC培訓(xùn) 電磁兼容培訓(xùn) sas容培訓(xùn) 羅克韋爾PLC培訓(xùn) 歐姆龍PLC培訓(xùn) PLC培訓(xùn) 三菱PLC培訓(xùn) 西門子PLC培訓(xùn) dcs培訓(xùn) 橫河dcs培訓(xùn) 艾默生培訓(xùn) robot CAD培訓(xùn) eplan培訓(xùn) dcs培訓(xùn) 電路板設(shè)計(jì)培訓(xùn) 浙大dcs培訓(xùn) PCB設(shè)計(jì)培訓(xùn) adams培訓(xùn) fluent培訓(xùn)系列課程 培訓(xùn)機(jī)構(gòu)課程短期培訓(xùn)系列課程培訓(xùn)機(jī)構(gòu) 長期課程列表實(shí)踐課程高級課程學(xué)校培訓(xùn)機(jī)構(gòu)周末班培訓(xùn) 南京 短期培訓(xùn)系列課程培訓(xùn)機(jī)構(gòu) 長期課程列表實(shí)踐課程高級課程學(xué)校培訓(xùn)機(jī)構(gòu)周末班 端海 教育 企業(yè) 學(xué)院 培訓(xùn)課程 系列班 長期課程列表實(shí)踐課程高級課程學(xué)校培訓(xùn)機(jī)構(gòu)周末班 短期培訓(xùn)系列課程培訓(xùn)機(jī)構(gòu) 端海教育企業(yè)學(xué)院培訓(xùn)課程 系列班 軟件無線電培訓(xùn) FPGA電機(jī)控制培訓(xùn) Xilinx培訓(xùn) Simulink培訓(xùn) DSP培訓(xùn)班 Ansys培訓(xùn) LUA培訓(xùn) 單片機(jī)培訓(xùn)班 PCB設(shè)計(jì)課程 PCB培訓(xùn) 電源培訓(xùn) 電路培訓(xùn) PLC課程 變頻器課程 Windows培訓(xùn)



        1申請友情鏈接 >>
         
        在線客服
        久久久亚洲欧洲日产国码农村| 亚洲AV无码不卡在线观看下载| 亚洲成a人片在线观看国产| 亚洲国产综合人成综合网站00| 亚洲av一综合av一区| 亚洲日韩人妻第一页| 五月婷婷亚洲综合| 久久精品国产亚洲AV未满十八| 亚洲女子高潮不断爆白浆| 亚洲校园春色另类激情| 亚洲av无码专区在线| 亚洲成人在线免费观看| 亚洲国产成人va在线观看网址| 亚洲色欲www综合网| 亚洲男人天堂影院| 亚洲国产高清美女在线观看| 亚洲国产美女精品久久| 亚洲啪啪免费视频| 亚洲免费视频观看| 亚洲精品亚洲人成在线播放| 亚洲自国产拍揄拍| 亚洲乱码无人区卡1卡2卡3| 亚洲精品无码少妇30P| 久久久久久亚洲精品无码| 亚洲kkk4444在线观看| 亚洲人成7777| 国产亚洲综合色就色| 亚洲AV无码国产精品色午友在线 | 久久久无码精品亚洲日韩蜜桃 | 亚洲乱妇老熟女爽到高潮的片| 亚洲中文字幕无码av在线| 亚洲精品动漫在线| 亚洲色大成网站www永久| 亚洲精品无码久久毛片波多野吉衣| 亚洲国产女人aaa毛片在线| 久久综合日韩亚洲精品色| 亚洲女初尝黑人巨高清| 国产亚洲3p无码一区二区| 国产亚洲人成网站观看| 国产成A人亚洲精V品无码性色| 国产亚洲综合久久系列|