曙海教育集團
        上海:021-51875830 北京:010-51292078
        西安:029-86699670 南京:4008699035
        成都:4008699035 武漢:027-50767718
        廣州:4008699035 深圳:4008699035
        沈陽:024-31298103 石家莊:4008699035☆
        全國統一報名免費電話:4008699035
        首頁 課程表 報名 在線聊 講師 品牌 QQ聊 活動 就業
         
          RTL Synthesis(Design Synthesis)培訓
           班級規模及環境--熱線:4008699035 手機:15921673576( 微信同號)
               每期人數限3到5人。
           上課時間和地點
        上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
        最近開課時間(周末班/連續班/晚班)
        RTL Synthesis(Design Synthesis)培訓:2025年4月7日--即將開課-----即將開課,歡迎垂詢
           實驗設備
             ☆資深工程師授課

                
                ☆注重質量
                ☆邊講邊練

                ☆合格學員免費推薦工作

                ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質

                專注高端培訓15年,端海提供的證書得到本行業的廣泛認可,學員的能力
                得到大家的認同,受到用人單位的廣泛贊譽。

                ★實驗設備請點擊這兒查看★
           最新優惠
               ◆請咨詢客服。
           質量保障

                1、可免費在以后培訓班中重聽;
                2、免費提供課后技術支持,保障培訓效果。
                3、培訓合格學員可享受免費推薦就業機會。

          RTL Synthesis(Design Synthesis)培訓
        培訓方式以講課和實驗穿插進行

        課程描述:

        第一階段 Design Compiler 1

        Overview
        This course covers the ASIC synthesis flow using Design Compiler Topographical / Graphical -- from reading in an RTL design (Verilog, SystemVerilog and VHDL) to generating a final gate-level netlist. You will learn how to read in your design file(s), specify your libraries and physical data, constrain a complex design for timing and floorplan, apply synthesis techniques using Ultra, compile to achieve timing closure and an acceptable congestion, analyze the synthesis results for timing and congestion, and generate output data that works with downstream layout tools.

        You will verify the logic equivalence of synthesis transformations (such as Datapath optimizations and Register Retiming) to that of an RTL design using Formality. The course includes labs to reinforce and practice key topics discussed in lecture. All the covered commands and flows are printed separately in a 5-page Job Aid, which you can refer to back at work.

        Objectives
        At the end of this workshop the student should be able to:
        • Create a setup file to specify the libraries and physical data
        • Read in a hierarchical design
        • Constrain a complex design for timing, taking into account different environmental attributes such as output loading, input drive strength, process, voltage and temperature variations, as well as post-layout effects such as clock skew
        • Constrain multiple (generated) clocks considering Signal integrity analysis
        • Execute the recommended synthesis techniques to achieve timing closure
        • Analyze and Improve global route congestion
        • Perform test-ready synthesis
        • Verify the logic equivalence of a synthesized netlist compared to an RTL design
        • Write DC-Tcl scripts to constrain designs, and run synthesis
        • Generate and interpret timing, constraint, and other debugging reports
        • Understand the effect that RTL coding style can have on synthesis results
        • Generate output data (netlist, constraints, scan-def) that works with downstream physical design or layout tools

        Course Outline

        Unit 1
        • Introduction to Synthesis
        • Design and Technology Data
        • Design and Library Objects
        • Timing Constraints

        Unit 2
        • Environmental Attributes
        • Synthesis Optimization Techniques
        • Timing Analysis

        Unit 3
        • Additional Constraint Options
        • Multiple Clocks and Timing Exceptions
        • Congestion Analysis and Optimization
        • Post-Synthesis Output Data
        • Conclusion



        第二階段 Design Compiler 2: Low Power

        Overview
        At the end of this one day, seminar based, workshop you will understand how to apply both traditional and UPF based power optimization techniques during RTL synthesis and scan insertion:

        For single voltage designs, you will learn how to apply the 2 traditional power optimization techniques of clock gating and leakage power recovery, optimizing for dynamic power and leakage power respectively.

        For multi-voltage or multi-supply designs, you will learn how to apply the IEEE 1801 UPF flow that uses a power intent specification which is applied to RTL designs. You will understand how to synthesize RTL designs for the required power intent and power-optimization requirements using top-down vs. hierarchical UPF methodologies. You will also learn how to insert scan chains to the synthesized netlist ensure that the gate level design does not have any multi-voltage violations, before writing out design data for Place and Route.

        Objectives

        At the end of this workshop the student should be able to:

        • Apply clock gating to a design at the RTL and gate level
        • Perform multi-stage, hierarchical, and power driven clock gating
        • Perform leakage optimization using multi Vt libraries
        • Restrict the usage of leaky cells
        • Specify power intent using UPF
        • Demonstrate flexible isolation strategy in UPF 2.0
        • Check for UPF readiness of library, reporting PG pins
        • State the purpose of SCMR attribute in library
        • Recognize tradeoff when using dual vs. single rail special cells
        • Correctly specify PVT requirements
        • State how the 6 special cells are synthesized
        • Describe supply net aware Always on Synthesis
        • Apply 2 key debugging commands in a UPF flow
        • Control voltage, power domain mixing when inserting scan chains
        • Allow/prevent the reuse of level shifters and isolation cells between scan and functional paths
        • Minimize toggle in functional logic during scan shifting
        • Validate SCANDEF information for place and route

        Course Outline

        • Clock Gating
        • Leakage Power Optimization
        • Power Intent using IEEE 1801 UPF
        • Library Requirements
        • Synthesis with UPF
        • Power Aware DFT



        第三階段 DFT Compiler

        Overview
        In this workshop you will learn to use DFT Compiler to perform RTL and gate-level DFT rule checks, fix DFT DRC rule violations, and to insert scan using top-down and bottom-up flows. The workshop explores essential techniques to support large, multi-million gate SOC designs including the bottom-up scan insertion flow in the logical (Design Compiler) domain. Techniques learned include: performing scan insertion in a top-down flow; meeting scan requirements for number of scan chains, maximum chain length and reusing functional pins for scan testing, inserting an On-Chip Clocking (OCC) controller for At-Speed testing using internal clocks; and using Adaptive Scan (DFTMAX) to insert additional DFT hardware to reduce the test time and the test data volume required for a given fault coverage.

        Objectives
        At the end of this workshop the student should be able to:
        • Create a test protocol for a design and customize the initialization sequence, if needed, to prepare for DFT DRC checks
        • Perform DFT DRC checks at the RTL, pre-DFT, and post-DFT stages
        • Recognize common design constructs that cause typical DFT violations
        • Automatically correct certain DFT violations at the gate level using AutoFix
        • Implement top-down scan insertion flow achieving well-balanced scan chains
        • Write a script to perform all the steps in the DFT flow, including exporting all the required files for ATPG and Place & Route
        • Develop a bottom-up scan insertion script for full gate-level designs to use Test Models at the top-level to improve capacity and runtime
        • Insert an On-Chip Clocking (OCC) controller to use for At-Speed testing with internal clocks
        • Modify a scan insertion script to include DFT-MAX Adaptive Scan compression

        Course Outline

        Unit 1
        • Introduction to Scan Testing
        • DFT Compiler Flows and Setup
        • Test Protocol
        • DFT Design Rule Checks

        Unit 2
        • DFT DRC GUI Debug
        • DRC Fixing
        • Top-Down Scan Insertion
        • Exporting Files

        Unit 3
        • High Capacity DFT Flows
        • On-Chip Clocking (OCC)
        • Multi-Mode DFT
        • DFT MAX

        友情鏈接:Cadence培訓 ICEPAK培訓 EMC培訓 電磁兼容培訓 sas容培訓 羅克韋爾PLC培訓 歐姆龍PLC培訓 PLC培訓 三菱PLC培訓 西門子PLC培訓 dcs培訓 橫河dcs培訓 艾默生培訓 robot CAD培訓 eplan培訓 dcs培訓 電路板設計培訓 浙大dcs培訓 PCB設計培訓 adams培訓 fluent培訓系列課程 培訓機構課程短期培訓系列課程培訓機構 長期課程列表實踐課程高級課程學校培訓機構周末班培訓 南京 NS3培訓 OpenGL培訓 FPGA培訓 PCIE培訓 MTK培訓 Cortex訓 Arduino培訓 單片機培訓 EMC培訓 信號完整性培訓 電源設計培訓 電機控制培訓 LabVIEW培訓 OPENCV培訓 集成電路培訓 UVM驗證培訓 VxWorks培訓 CST培訓 PLC培訓 Python培訓 ANSYS培訓 VB語言培訓 HFSS培訓 SAS培訓 Ansys培訓 短期培訓系列課程培訓機構 長期課程列表實踐課程高級課程學校培訓機構周末班 端海 教育 企業 學院 培訓課程 系列班 長期課程列表實踐課程高級課程學校培訓機構周末班 短期培訓系列課程培訓機構 端海教育企業學院培訓課程 系列班
        国产A在亚洲线播放| 亚洲午夜激情视频| 国产精品亚洲精品观看不卡| 妇女自拍偷自拍亚洲精品| 亚洲国产成人精品青青草原| 亚洲成AV人片在线观看无码| 亚洲成A人片在线观看无码3D| 亚洲日韩AV无码一区二区三区人| 亚洲一区二区影视| 亚洲综合亚洲国产尤物| 亚洲AV人无码激艳猛片| 亚洲AV日韩AV天堂一区二区三区| 亚洲中文久久精品无码ww16| 亚洲综合无码AV一区二区| 国产亚洲精品激情都市| 中文字幕亚洲一区| 久久精品国产精品亚洲下载| 亚洲AⅤ视频一区二区三区| 精品国产日韩亚洲一区91 | 国产精品无码亚洲精品2021| 亚洲乱理伦片在线观看中字| 亚洲精华国产精华精华液好用 | 亚洲精彩视频在线观看| 亚洲精品线在线观看| 亚洲大片在线观看| 91天堂素人精品系列全集亚洲| 久久久久亚洲精品天堂| 久久亚洲AV无码精品色午夜| 亚洲精品韩国美女在线| 亚洲丝袜中文字幕| 亚洲国产日韩视频观看| 亚洲AV香蕉一区区二区三区| 精品久久久久久亚洲综合网| 国产成人亚洲精品播放器下载| 亚洲国产天堂久久综合| 亚洲伊人成无码综合网| 亚洲色中文字幕无码AV| 亚洲高清在线播放| 亚洲性69影院在线观看| 亚洲综合色一区二区三区| 亚洲成在人线aⅴ免费毛片|