曙海教育集團
        上海:021-51875830 北京:010-51292078
        西安:029-86699670 南京:4008699035
        成都:4008699035 武漢:027-50767718
        廣州:4008699035 深圳:4008699035
        沈陽:024-31298103 石家莊:4008699035☆
        全國統一報名免費電話:4008699035
        首頁 課程表 報名 在線聊 講師 品牌 QQ聊 活動 就業
        嵌入式OS--4G手機操作系統
        嵌入式硬件設計
        Altium Designer Layout高速硬件設計
        開發語言/數據庫/軟硬件測試
        芯片設計/大規模集成電路VLSI
        其他類
        曙海教育集團
        全國報名免費熱線:4008699035 微信:shuhaipeixun
        或15921673576(微信同號) QQ:1299983702
        首頁 課程表 在線聊 報名 講師 品牌 QQ聊 活動 就業
         
              SOC芯片設計系列培訓之DFT & Digital IC Testing
           入學要求

                學員學習本課程應具備下列基礎知識:
                ◆ 電路系統的基本概念。

           班級規模及環境--熱線:4008699035 手機:15921673576( 微信同號)
               每期人數限3到5人。
           上課時間和地點
        上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
        最近開課時間(周末班/連續班/晚班)
        DFT培訓班:2025年4月7日--即將開課-----即將開課,歡迎垂詢
           實驗設備
             ☆資深工程師授課

                
                ☆注重質量
                ☆邊講邊練

                ☆合格學員免費推薦工作

                ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質

                專注高端培訓15年,端海提供的證書得到本行業的廣泛認可,學員的能力
                得到大家的認同,受到用人單位的廣泛贊譽。

                ★實驗設備請點擊這兒查看★
           最新優惠
               ◆請咨詢客服。
           質量保障

                1、可免費在以后培訓班中重聽;
                2、免費提供課后技術支持,保障培訓效果。
                3、培訓合格學員可享受免費推薦就業機會。

                  SOC芯片設計系列培訓之DFT & Digital IC Testing
        • Outlines

          Testing Components: That’s All You Have To Do In Testing

          Briefly speaking, they consist of internal tests, which are normally DFT oriented, functional tests, parametric tests and environment tests. This section is going to talk about what they are and how they impact your testing life.

          ATE & IC Testing: Too Expensive to Ignore It

          What cause ATEs expensive are the precision, speed, memory, channels and integration of digital and analog test functionalities. What do the ATE specs mean to you? Topics include waveforms, strobes, PMU, cost estimation, breakeven point calculation, etc. How they associate with IC testing. Availability and specifications of ATEs limit your design flow, test strategy and time-to-market.

          Trend in ATE: structural tester, low cost tester. What they do and how they reduce your cost.

          Traditional Testing: More Challenges And Expensive

          Event driven and cycle based tests. How people develop the functional patterns for digital IC: verilog testbench to VCD. Advantages and disadvantages of functional tests. ATEs and functional tests. What are parametric tests? Open/short tests. IDD Test. Output voltage testing. Input leakage testing, Tristate leakage test. Wafer sorting. Testing Pies (overlap of different type of patterns detecting faults).

          Test Economics: My Managers’ Jobs
          Moore’s cycle. Test preparation (DFT logics, test-related silicon., pattern generation, pattern simulation, and tester program generation). Test execution (DUT card design, probe cards, temperature generator, handler, drier, production test time, IC debugging, ATE cost). Test escape cost. Defect level (Yield loss vs Test coverage). Diagnosis, Failure analysis. Cost of failure at different stages. Time-to-market, time-to-yield.

          Test cycle (test time) calculation.
          Test economics drives DFT technology, low cost DFT oriented tester and standard test program.

          DFT Technology

           

          --Scan and Faults: Cornerstone Of DFT technology
          Common scan types. Scan variations. How scan work? Scan in ATPG. Scan in BIST. Scan in Boundary scan. DC scan, AC scan (LOS, LOC). How defects are modeled? Fault types.

          --Test Synthesis: Key To High Test Coverage And Design Penalty
          Scan insertion. Partial scan, full scan. Scan assembly, chain balance, lockup latch placement. Dealing with the multiple phase clocks. Bottom up and top down test synthesis. How to deal with multiple types of scan cells. Test Synthesis rules.

          -- DRC rules: The Bridges To Success
          Clock rules, bus (bidi) rules, AVI rules, data traction rules, memory test rules, scan tracing rules.

          --ATPG and Pattern generation: Let Machine Do It??
          ATPG algorithm. Procedures. True beauty of fault simulation. How to fault simulation functional patterns in ATPG? Bus contention in pattern generation. Abort limit. Sequential ATPG.

          Pre-shift, post-shift, end-measurement. Strobe edges: where do I put them (give out an example)
          Fault collapsing. Why ATPG untestable, why DI, UU, TI, BL, RE etc. What’s the atpg? effectiveness? What’s the test coverage and fault coverage? How do you calculate the test coverage? How to increase the test coverage? On chip PLL testing (new method in ac scan). Z masking, padding. Scan cell mask, outputs mask in transition faults.

          --BIST: Pros And Cons
          Memory faults. Memory testing methods. Embedded memory testing, at-speed memory testing. Logic BIST structural, the benefits and the penalty. LBIST flow: phase shift, PRPG, MISR, x-bounding. At-speed logic BIST. ATPG top-up in logic BIST design.

          --Boundary Scan: Don’t Think It’s Too Simple
          Structure of Boundary scan. Can control Memory BIST, LBIST, ATPG (state machine analysis plus an example). Can do board testing (JTAG technology, Asset International). An example on atpg through boundary scan.

          --Pattern Optimization and Technology: Great Area to Hammer DFT
          Pattern compression during ATPG. Pattern ordering. EDT technology, DBIST, XDBIST (deterministic BIST). Macro pattern, fault simulation. Transition pattern generation to iddq pattern generation.

           

          --Diagnosis: Did I Really Do Something Wrong?
          Scan logs. How many failed patterns you need to do diagnosis? What does the values mean in fault simulation and good simulation values. Memory BIST diagnosis. LBIST diagnosis: the difficult thing. How to correlate the pattern with signature?

          --IDDQ pattern generation and Analysis: This Is Analog!?
          IDDQ analysis. How leakage current estimated. Pull up, pull down in IDDQ pattern generation. Tristate in iddq pattern generation. How to efficiently generate IDDQ pattern. Delta IDDQ. Delta IDDQ in wafer sorting.

          --DFT flows: Yes, That’s Where I Am Now
          a) SOC test: directly test big memory through MBIST, macro test embedded small memory, black box analog module, ATPG, pattern simulation, mismatch debugging, diagnosis.
          b)Full scan.
          c) Multiple identical module testing: pin sharing; xor scanouts (aliasing)
          d) Fault simulating functional pattern, ATPG.
          e) LSSD design flow.
          f) MBIST flow
          g) LBIST flow

          IEEE Testing Standards and EDA Tools: Do They Matter to Me?
          Why each tester has its own hardware language?
          IEEE 1450.1 STIL: the new trend in test language. Structure, waveform definition. (an atpg with boundary scan example)
          IEEE 1450.6 CTL

          Engineering IC Debugging: DFT Engineers Hate It
          DC conductivity. Chain tests: diagonal chain pattern. Edge adjustments. Timing factor. DC, scan debugging. AC scan debugging. IDDQ debugging. Shmooing, strobe, clock edge, power supply setup. Two dimension shmooing. Three dimension shmooing. Clock dependency. Flaky results (an example scan chain debugging). Power on order. Probe clk, probe scan-enable. Setting up trigger. Calibration. Pattern qualification, verification.

          PAN-PAC TECHNOLOGY is a consulting oriented Hi-Tech company based at Portland, Oregon, USA, the 3rd largest semiconductor center in USA. Its focused area is for IC testing consulting, ATE analysis, Formal Verification consulting, analog design consulting etc.

           

        友情鏈接:Cadence培訓 ICEPAK培訓 EMC培訓 電磁兼容培訓 sas容培訓 羅克韋爾PLC培訓 歐姆龍PLC培訓 PLC培訓 三菱PLC培訓 西門子PLC培訓 dcs培訓 橫河dcs培訓 艾默生培訓 robot CAD培訓 eplan培訓 dcs培訓 電路板設計培訓 浙大dcs培訓 PCB設計培訓 adams培訓 fluent培訓系列課程 培訓機構課程短期培訓系列課程培訓機構 長期課程列表實踐課程高級課程學校培訓機構周末班培訓 南京 NS3培訓 OpenGL培訓 FPGA培訓 PCIE培訓 MTK培訓 Cortex訓 Arduino培訓 單片機培訓 EMC培訓 信號完整性培訓 電源設計培訓 電機控制培訓 LabVIEW培訓 OPENCV培訓 集成電路培訓 UVM驗證培訓 VxWorks培訓 CST培訓 PLC培訓 Python培訓 ANSYS培訓 VB語言培訓 HFSS培訓 SAS培訓 Ansys培訓 短期培訓系列課程培訓機構 長期課程列表實踐課程高級課程學校培訓機構周末班 端海 教育 企業 學院 培訓課程 系列班 長期課程列表實踐課程高級課程學校培訓機構周末班 短期培訓系列課程培訓機構 端海教育企業學院培訓課程 系列班
        亚洲在成人网在线看| 亚洲一区二区三区香蕉| 亚洲日本乱码在线观看| 亚洲AV永久无码精品一区二区国产| 亚洲色大网站WWW永久网站| 国产亚洲国产bv网站在线| 亚洲成A∨人片在线观看无码| 久久久婷婷五月亚洲97号色| 亚洲AV无码一区二区二三区入口| 亚洲女初尝黑人巨高清| 亚洲日产韩国一二三四区| 亚洲桃色AV无码| 亚洲乱码中文字幕久久孕妇黑人| 国产亚洲美女精品久久久| 日日噜噜噜噜夜夜爽亚洲精品| ZZIJZZIJ亚洲日本少妇JIZJIZ | 亚洲av无码专区在线观看下载| 亚洲一区二区三区在线观看蜜桃 | 亚洲视频一区在线观看| 亚洲视频在线观看免费| 亚洲精品人成在线观看| 亚洲一级二级三级不卡| 久久亚洲日韩看片无码| 亚洲日本国产乱码va在线观看| 亚洲欧洲自拍拍偷午夜色| 亚洲国产成人精品无码区在线秒播 | 亚洲AV电影天堂男人的天堂| 亚洲av日韩综合一区二区三区 | 青青青亚洲精品国产| 国产精品亚洲片在线花蝴蝶| 亚洲国产成人久久综合区| 久久亚洲国产精品五月天婷| 国产亚洲精品成人AA片新蒲金 | ASS亚洲熟妇毛茸茸PICS| 亚洲日本一线产区和二线| 亚洲AV香蕉一区区二区三区| 亚洲国模精品一区| 亚洲日产无码中文字幕| 亚洲视频2020| 亚洲六月丁香婷婷综合| 亚洲AV永久无码精品网站在线观看|