曙海教育集團
        上海:021-51875830 北京:010-51292078
        西安:029-86699670 南京:4008699035
        成都:4008699035 武漢:027-50767718
        廣州:4008699035 深圳:4008699035
        沈陽:024-31298103 石家莊:4008699035☆
        全國統一報名免費電話:4008699035
        首頁 課程表 報名 在線聊 講師 品牌 QQ聊 活動 就業
        嵌入式OS--4G手機操作系統
        嵌入式硬件設計
        Altium Designer Layout高速硬件設計
        開發語言/數據庫/軟硬件測試
        芯片設計/大規模集成電路VLSI
        其他類
        曙海教育集團
        全國報名免費熱線:4008699035 微信:shuhaipeixun
        或15921673576(微信同號) QQ:1299983702
        首頁 課程表 在線聊 報名 講師 品牌 QQ聊 活動 就業
         
             Design Compiler高級培訓班(Synopsys)
           班級規模及環境--熱線:4008699035 手機:15921673576( 微信同號)
               每期人數限3到5人。
           上課時間和地點
        上課地點:【上!浚和瑵髮W(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
        最近開課時間(周末班/連續班/晚班)
        Design Compiler高級培訓班:2025年4月7日--即將開課-----即將開課,歡迎垂詢
           實驗設備
             ☆資深工程師授課

                
                ☆注重質量
                ☆邊講邊練

                ☆合格學員免費推薦工作

                ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質

                專注高端培訓15年,端海提供的證書得到本行業的廣泛認可,學員的能力
                得到大家的認同,受到用人單位的廣泛贊譽。

                ★實驗設備請點擊這兒查看★
           最新優惠
               ◆請咨詢客服。
           質量保障

                1、可免費在以后培訓班中重聽;
                2、免費提供課后技術支持,保障培訓效果。
                3、培訓合格學員可享受免費推薦就業機會。

          Design Compiler高級培訓班(Synopsys)
          課程描述

               DC是把HDL描述的電路綜合為跟工藝相關的、門級電路。并且根據用戶的設計要求,在時序和面積,時序和功耗上取得最佳的效果。在floor planning和placement和插入時鐘樹后 返回DC進行時序驗證。其最高版本被稱為DC Ultra。在Synopsys軟件中完整的綜合方案的核心是DC UltraTM,對所有設計而言它也是最好級別的綜合平臺。DC Ultra添加了全面的 數據通路和時序優化技術,并通過工業界的反復證明。

           課程內容

         第一階段

               綜合的定義;ASIC design flow;Synopsys Design Compiler的介紹;Tcl/Tk 功能介紹;Synopsys technology library;Logic synthesis的過程;Synthesis 和layout的接口——LTL;Post_layout optimization;SDF文件的生成;其他高級綜合技巧與總結。

          Overview?
          
           This course covers the ASIC synthesis flow using Design Compiler -- from reading in an RTL design (Verilog and VHDL) to generating a final gate-level netlist. You will learn how to read in your design file(s), specify your libraries, constrain a complex design for area and timing, partition your design? hierarchy for synthesis, apply synthesis techniques to achieve area and timing closure, analyze the synthesis results, and generate output data that works with downstream layout tools. You will verify the logic equivalence of synthesis transformations (such as Datapath optimizations and Register Retiming) to that of an RTL design using Formality. The course includes labs to reinforce and practice key topics discussed in lecture. All the covered commands and flows are printed separately in a 4-page Job Aid which the student can refer to back at work.
          
           Objectives?
          
           At the end of this workshop the student should be able to:?
           ◆Create a setup file to specify the libraries that will be used?
           ◆Read in a hierarchical design?
           ◆Partition a design's hierarchy optimally for synthesis?
           ◆Constrain a complex design for area and timing, taking into account different environmental attributes such as output loading, input drive strength, process, voltage and temperature variations, as well as post-layout effects such as clock skew and net parasitics?
           ◆Select the appropriate compile flow for your project?
           ◆Execute the recommended synthesis techniques within each compile flow to achieve area and timing closure?
           ◆Perform test-ready synthesis when appropriate?
           ◆Verify the logic equivalence of a synthesized netlist to that of an RTL design?
           ◆Write DC-Tcl scripts to constrain and compile designs?
           ◆Generate and interpret timing, constraints and other debugging reports?
           ◆Understand the effect that RTL coding style can have on synthesis results?
           ◆Generate output data (netlist, timing/area constraints, physical constraints scan-def) that works with downstream physical design?or?layout tools?
          
           Audience Profile
          
           ASIC digital designers who are going to use Design Compiler to synthesize Verilog?or?VHDL RTL modules to generate gate-level netlists.
          
           Prerequisites
          
           To benefit the most from the material presented in this workshop, you should:
           ◆Understand the functionality of digital sequential and combinational logic?
           ◆Have familiarity with UNIX and a UNIX text editor of your choice?
           ◆No prior Design Compiler knowledge?or?experience is needed?
          
          第二階段
          
           Unit 1
           ◆Introduction to Synthesis
           ◆Setting Up and Saving Designs
           ◆Design and Library Objects
           ◆Area and Timing Constraints
           ◆Setting Up and Saving Designs

        • Loading Technology and Design Data
        • Design and Library Objects
        • Timing Constraints



           Unit 2
           ◆Partitioning for Synthesis
           ◆Environmental Attributes
           ◆Compile Commands
           ◆Timing Analysis
           ◆More Constraint Considerations
          

        • Compiling RTL to Gates
        • Timing Analysis


        Unit 3
        ◆More Constraint Considerations
        ◆Multi-Clock Designs
        ◆Synthesis techniques and Flows
        ◆Post-Synthesis Output Data
        ◆Conclusion
        Congestion Analysis and Optimization

        Unit 4

        Unit 5

        Clock Tree Synthesis

        Multi Scenario Optimization

        ?

        Unit 6

        Design Planning

        Routing and Crosstalk

        Chip Finishing and DFM

        Customer Suppor

        第三階段

        第一部分
        unit 1. Introduction to Synthesis
        ? Execute the basic steps of synthesis on a simple design
        ? Use two commands to modify the partitioning of a design
        ? Gain familiarity with SolvNet ,your essential resource for?
          solving your design compiler problems
        unit 2. Setup, Libraries and Objects
        unit 3. Partitioning for Synthesis
        unit 4. DC Tcl - An Introduction

        第二部分
        unit 5. Timing and Area
        ?Constrain simple designs for area, timing and design
          rule constraints (DRC)
        ? Generate ,view and analyze timing and DRC reports
        unit 6. Environmental Attributes
        unit 7. Design Rules and Min Timing
        unit 8.Timing Analysis

        第三部分
        unit 9.Multiple Clock/Cycle Designs
        ? Constrain and analyze multi-clock,
          asynchronous and multi-cycle path designs
        ? State several key steps that occur during a default compile?
        ? Enable Design Compiler to work harder in fixing design violations
        ? Describe some issues that surround synthesis and where to find additional information?

        unit 10. Optimization

        unit 11.Compile Strategies

        unit 12. Before,During and After
         

           培養對象

                從事ASIC 設計與驗證的工程師,希望更深入了解Design Compiler和芯片綜合(chip synthesis)技術的工程師,希望從事ASIC設計工程師的理工科背景大四學生或碩士研究生。

           入學要求

                學員學習本課程應具備下列基礎知識:
                ◆ 對數字集成電路設計有一定理解;
                ◆ 了解Verilog/VHDL 語言。

        友情鏈接:Cadence培訓 ICEPAK培訓 EMC培訓 電磁兼容培訓 sas容培訓 羅克韋爾PLC培訓 歐姆龍PLC培訓 PLC培訓 三菱PLC培訓 西門子PLC培訓 dcs培訓 橫河dcs培訓 艾默生培訓 robot CAD培訓 eplan培訓 dcs培訓 電路板設計培訓 浙大dcs培訓 PCB設計培訓 adams培訓 fluent培訓系列課程 培訓機構課程短期培訓系列課程培訓機構 長期課程列表實踐課程高級課程學校培訓機構周末班培訓 南京 NS3培訓 OpenGL培訓 FPGA培訓 PCIE培訓 MTK培訓 Cortex訓 Arduino培訓 單片機培訓 EMC培訓 信號完整性培訓 電源設計培訓 電機控制培訓 LabVIEW培訓 OPENCV培訓 集成電路培訓 UVM驗證培訓 VxWorks培訓 CST培訓 PLC培訓 Python培訓 ANSYS培訓 VB語言培訓 HFSS培訓 SAS培訓 Ansys培訓 短期培訓系列課程培訓機構 長期課程列表實踐課程高級課程學校培訓機構周末班 端海 教育 企業 學院 培訓課程 系列班 長期課程列表實踐課程高級課程學校培訓機構周末班 短期培訓系列課程培訓機構 端海教育企業學院培訓課程 系列班
        亚洲国产日韩综合久久精品| 亚洲成aⅴ人片久青草影院按摩| 亚洲中文字幕无码一久久区| 亚洲成人激情在线| 亚洲欧美第一成人网站7777| 久久久久久亚洲av成人无码国产| 亚洲深深色噜噜狠狠网站| 亚洲色图古典武侠| 久久亚洲高清综合| 亚洲日韩精品无码AV海量| 亚洲综合偷自成人网第页色| 色在线亚洲视频www| 久久亚洲高清观看| 国产精品亚洲色婷婷99久久精品| 亚洲综合综合在线| 亚洲最新中文字幕| 亚洲综合国产一区二区三区| 亚洲午夜福利717| 亚洲中文字幕久久精品无码喷水| 亚洲午夜久久久久妓女影院| 亚洲热妇无码AV在线播放| 99亚洲精品卡2卡三卡4卡2卡| 亚洲国产成人va在线观看网址| 国产精品亚洲成在人线| 情人伊人久久综合亚洲| 婷婷精品国产亚洲AV麻豆不片 | 亚洲AV乱码一区二区三区林ゆな | 亚洲国产精品自在自线观看| 亚洲欧美黑人猛交群| 久久精品国产亚洲av天美18| 国产亚洲综合久久| 久久久精品国产亚洲成人满18免费网站| 久久久久亚洲AV成人网人人网站 | 国产精品高清视亚洲一区二区| 亚洲中文无码永久免| 亚洲熟妇色自偷自拍另类| 亚洲日本久久一区二区va| 亚洲欧美综合精品成人导航| 亚洲av无码天堂一区二区三区 | 国产性爱在线观看亚洲黄色一级片| 国产AV无码专区亚洲AV漫画|