曙海教育集團
        上海:021-51875830 北京:010-51292078
        西安:029-86699670 南京:4008699035
        成都:4008699035 武漢:027-50767718
        廣州:4008699035 深圳:4008699035
        沈陽:024-31298103 石家莊:4008699035☆
        全國統(tǒng)一報名免費電話:4008699035
        首頁 課程表 報名 在線聊 講師 品牌 QQ聊 活動 就業(yè)
        嵌入式OS--4G手機操作系統(tǒng)
        嵌入式硬件設(shè)計
        Altium Designer Layout高速硬件設(shè)計
        開發(fā)語言/數(shù)據(jù)庫/軟硬件測試
        芯片設(shè)計/大規(guī)模集成電路VLSI
        其他類
        WEB在線客服
        南京WEB在線客服
        武漢WEB在線客服
        西安WEB在線客服
        廣州WEB在線客服
        點擊這里給我發(fā)消息  
        QQ客服一
        點擊這里給我發(fā)消息  
        QQ客服二
        點擊這里給我發(fā)消息
        QQ客服三
        專家講師

        華為,中科院,上海貝爾,中興,Xilinx,Intel英特爾,TI德州儀器,NI公司,Cadence公司,Synopsys,IBM,Altera,Oracle,synopsys,微軟,飛思卡爾,等大型公司高級工程師,項目經(jīng)理,技術(shù)支持專家,曙海教育集團資深講師。

        大多名牌大學,碩士以上學歷,相關(guān)技術(shù)專業(yè),有豐富的理論素養(yǎng),十多年實際項目經(jīng)歷,開發(fā)過多個大型項目,熱情,樂于技術(shù)分享。針對客戶實際需求,案例教學,邊講邊練,互動式溝通,學有所獲。

        更多專家講師,請點擊此處查看。

        端海特色

        端海-IT高端培訓的領(lǐng)導品牌,一站式軟硬件技術(shù)服務平臺。

        包教包會,免費重修!線上、線下培訓,公開課,上門內(nèi)訓,技術(shù)咨詢,承接項目,專家外包。特殊技術(shù)訂制培訓&咨詢,按實際需求服務,時間靈活--工作日、周末、晚班,萬名專家,精確匹配服務,地點靈活--全國連鎖,人數(shù)靈活--小班教學,豐富專家資源,顧問式咨詢服務。

        更多培訓特色介紹,請點擊此處查看。

        公益培訓通知與資料下載
        企業(yè)招聘與人才推薦(免費)
        曙海教育集團
        全國報名免費熱線:4008699035 微信:shuhaipeixun
        或15921673576(微信同號) QQ:1299983702
        首頁 課程表 在線聊 報名 講師 品牌 QQ聊 活動 就業(yè)

        合作企業(yè)最新人才需求公告

        ◆招人、應聘、人才合作,
        請把需求發(fā)到officeoffice@126.com或
        訪問端海旗下網(wǎng)站---
        電子人才網(wǎng)
        www.morning-sea.com.cn
        合作伙伴與授權(quán)機構(gòu)
        現(xiàn)代化的多媒體教室
        端海招聘啟示
        郵件列表
         
        曙海教育集團
        全國報名免費熱線:4008699035 微信:shuhaipeixun
        或15921673576(微信同號) QQ:1299983702
        首頁 課程表 在線聊 報名 講師 品牌 QQ聊 活動 就業(yè)
         
          Physical Design Implementation培訓課程
           班級規(guī)模及環(huán)境--熱線:4008699035 手機:15921673576( 微信同號)
               每期人數(shù)限3到5人。
           上課時間和地點
        上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協(xié)同大廈
        最近開課時間(周末班/連續(xù)班/晚班)
        Design Implementation培訓課程:2025年4月7日--即將開課-----即將開課,歡迎垂詢
           實驗設(shè)備
             ☆資深工程師授課

                
                ☆注重質(zhì)量
                ☆邊講邊練

                ☆合格學員免費推薦工作

                ☆合格學員免費頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)

                專注高端培訓15年,端海提供的證書得到本行業(yè)的廣泛認可,學員的能力
                得到大家的認同,受到用人單位的廣泛贊譽。

                ★實驗設(shè)備請點擊這兒查看★
           最新優(yōu)惠
               ◆請咨詢客服。
           質(zhì)量保障

                1、可免費在以后培訓班中重聽;
                2、免費提供課后技術(shù)支持,保障培訓效果。
                3、培訓合格學員可享受免費推薦就業(yè)機會。

          Physical Design Implementation培訓課程
        培訓方式以講課和實驗穿插進行

        課程描述:

        第一階段 IC Compiler 1

        Overview
        The workshop is based on Synopsys? Lynx Compatible Reference Methodology (LCRM) flow:

        • The CMM Data Setup unit covers how to load the files and libraries required by IC Compiler, as well as setting up scenarios for multi-corner multi-mode (MCMM) analysis and optimization.
        • The Design Planning unit covers how to create a block-level floorplan, including macro placement and a power network, which results in acceptable routeability and timing throughout the flow.
        • The Placement unit focuses on optimizing the placement and logic for timing, congestion, leakage power, and scan-chain ordering.
        • The lock Tree Synthesis (CTS) unit covers controlling and building clock trees, optimizing clock power dissipation, and performing additional timing optimization.
        • The outing unit covers routing of the clock nets, followed by signal routing and optimization, including redundant via insertion, antenna fixing, and crosstalk reduction.
        • The Design for Manufacturability unit covers steps to improve yield and reliability, including wire spreading/widening, diode insertion, inserting filler cells, redundant via insertion, and signoff metal filling using IC Validator. The unit concludes by covering how to generate design data for final verification and validation, as well as converting the block into a hard macro for top-level integration.

        Every lecture is accompanied by a comprehensive hands-on lab. Labs use the LCRM directory structure and scripts.

        Objectives
        At the end of this workshop you should be able to use IC Compiler to:
        • Use the GUI to analyze the layout during the various design phases
        • Perform and debug data setup to create an initial design cell which is ready for design planning and placement; This includes loading required files and libraries, creating a Milkyway design library, and applying common timing and optimization controls
        • Create scenarios for MCMM timing, leakage power, and CTS optimization
        • Create a non-hierarchical block-level floorplan for always-on single-voltage (non-UPF) designs that will be routable and will achieve timing closure
        • Perform standard cell placement and related optimizations to minimize timing violations, congestion, and leakage power; Insert spare cells
        • Analyze congestion maps and timing reports
        • Apply any required CTS constraints, targets, and controls
        • Perform pre-CTS power optimization to reduce clock tree power
        • Execute the recommend clock tree synthesis and optimization flow
        • Analyze clock tree and timing results post-CTS
        • Perform routing setup to control DRC fixing, delay calculation, redundant via insertion, antenna fixing, and crosstalk reduction
        • Route the clock nets
        • Route the signal nets and perform post-route optimization
        • Analyze and fix physical DRC and LVS violations
        • Perform functional ECOs
        • Perform design for manufacturability steps
        • Generate output files required for final validation/verification

        Course Outline

        Unit 1
        • Introduction
        • MCMM Data Setup
        • Design Planning
        Unit 2
        • Design Planning (Lab continued)
        • Placement
        • Clock Tree Synthesis
        Unit 3
        • Clock Tree Synthesis (Lab continued)
        • Routing
        • Design for Manufacturability
        • Customer Support

        第二階段 IC Compiler 2: Hierarchical Design Planning

        Overview
        The workshop teaches floorplan preparation for large and complex integrated circuits. You will learn to partition a design into hierarchical sub-blocks for implementation in IC Compiler. All the floorplan, constraint, and timing information required for implementation is created.

        We begin with an initialized floorplan (learned in the IC Compiler 1 workshop). Next, standard cell and macro placement, using plan groups, guide the development of a physical hierarchy. Manipulation of the physical hierarchy is discussed in detail.

        We then demonstrate a number of methods for improving the quality of the floorplan including: power network synthesis, in-place optimization, and budgeting. Finally, we create soft macro blocks suitable for place and route processing.

        Hands-on labs for all course units use a hierarchical design allowing exploration of all aspects of virtual flat floorplanning.

        Objectives
        At the end of this workshop the student should be able to:
        • Describe the IC Compiler Design Planning Virtual Flat Placement flow
        • Manipulate the hierarchy and create plan groups using the Hierarchy Browser
        • Perform Power Planning using IC Compiler's Power Network analysis and synthesis capabilities
        • Describe the IC Compiler Design Planning Virtual Flat Placement flow
        • Manipulate the hierarchy and create plan groups using the Hierarchy Browser
        • Perform power planning using IC Compiler's power network analysis and synthesis capabilities
        • Execute virtual flat placement and refine the plan groups
        • Perform in-place optimization
        • Perform plan-group-aware routing (PGAR) pin assignment on all blocks
        • Perform design budgeting and generate block-level SDC files
        • Generate ILM models for chip-level timing analysis and budgeting
        • Define and develop effective time budgeting for place & route in IC Compiler

        Course Outline

         
        • Introduction & Overview
        • Partition Top Level into Plan Groups
        • Create Block Macros and Integrate Top
        友情鏈接:Cadence培訓 ICEPAK培訓 EMC培訓 電磁兼容培訓 sas容培訓 羅克韋爾PLC培訓 歐姆龍PLC培訓 PLC培訓 三菱PLC培訓 西門子PLC培訓 dcs培訓 橫河dcs培訓 艾默生培訓 robot CAD培訓 eplan培訓 dcs培訓 電路板設(shè)計培訓 浙大dcs培訓 PCB設(shè)計培訓 adams培訓 fluent培訓系列課程 培訓機構(gòu)課程短期培訓系列課程培訓機構(gòu) 長期課程列表實踐課程高級課程學校培訓機構(gòu)周末班培訓 南京 NS3培訓 OpenGL培訓 FPGA培訓 PCIE培訓 MTK培訓 Cortex訓 Arduino培訓 單片機培訓 EMC培訓 信號完整性培訓 電源設(shè)計培訓 電機控制培訓 LabVIEW培訓 OPENCV培訓 集成電路培訓 UVM驗證培訓 VxWorks培訓 CST培訓 PLC培訓 Python培訓 ANSYS培訓 VB語言培訓 HFSS培訓 SAS培訓 Ansys培訓 短期培訓系列課程培訓機構(gòu) 長期課程列表實踐課程高級課程學校培訓機構(gòu)周末班 端海 教育 企業(yè) 學院 培訓課程 系列班 長期課程列表實踐課程高級課程學校培訓機構(gòu)周末班 短期培訓系列課程培訓機構(gòu) 端海教育企業(yè)學院培訓課程 系列班
        久久精品国产99精品国产亚洲性色| 久久久无码精品亚洲日韩蜜臀浪潮 | 亚洲黄色激情视频| 亚洲AV无码一区二区乱子仑| 久久亚洲日韩看片无码| 亚洲综合色婷婷七月丁香| 国产亚洲综合久久| 亚洲国产午夜精品理论片在线播放| 亚洲白色白色永久观看| 久久亚洲国产成人精品性色| 亚洲av日韩av天堂影片精品| 亚洲va久久久噜噜噜久久| 亚洲妇熟XXXX妇色黄| 亚洲无线码一区二区三区| 亚洲免费一区二区| 国产亚洲成人在线播放va| 亚洲国产精品一区二区三区久久| 免费观看亚洲人成网站| 内射无码专区久久亚洲| 国产精品亚洲一区二区三区久久 | 亚洲成AV人片久久| 亚洲色图黄色小说| 亚洲白嫩在线观看| 亚洲国产成人久久77| 亚洲中文字幕无码av在线| 亚洲人成黄网在线观看| 亚洲成A人片在线播放器| 自拍偷区亚洲国内自拍| 亚洲精品国产高清在线观看| 亚洲AV无码成人精品区日韩 | 亚洲校园春色另类激情| 国产成人亚洲合集青青草原精品| 亚洲午夜在线播放| 亚洲狠狠婷婷综合久久蜜芽| 成a人片亚洲日本久久| 亚洲国产天堂久久综合| 亚洲中文字幕无码一区二区三区| 国产亚洲综合网曝门系列| 亚洲AV无码成人网站久久精品大 | 自拍日韩亚洲一区在线| 亚洲中文字幕一二三四区|