曙海教育集團
        上海:021-51875830 北京:010-51292078
        西安:029-86699670 南京:4008699035
        成都:4008699035 武漢:027-50767718
        廣州:4008699035 深圳:4008699035
        沈陽:024-31298103 石家莊:4008699035☆
        全國統一報名免費電話:4008699035 微信:shuhaipeixun或15921673576 QQ:1299983702
        首頁 課程表 報名 在線聊 講師 品牌 QQ聊 活動 就業
        嵌入式OS--4G手機操作系統
        嵌入式硬件設計
        Altium Designer Layout高速硬件設計
        開發語言/數據庫/軟硬件測試
        芯片設計/大規模集成電路VLSI
        其他類
        WEB在線客服
        南京WEB在線客服
        武漢WEB在線客服
        西安WEB在線客服
        廣州WEB在線客服
        點擊這里給我發消息  
        QQ客服一
        點擊這里給我發消息  
        QQ客服二
        點擊這里給我發消息
        QQ客服三
        公益培訓通知與資料下載
        企業招聘與人才推薦(免費)

        合作企業最新人才需求公告

        ◆招人、應聘、人才合作,
        請把需求發到officeoffice@126.com或
        訪問端海旗下網站---
        電子人才網
        www.morning-sea.com.cn
        合作伙伴與授權機構
        現代化的多媒體教室
        端海招聘啟示
        郵件列表
         
         
          Physical Design Implementation培訓課程
           班級規模及環境--熱線:4008699035 手機:15921673576( 微信同號)
               每期人數限3到5人。
           上課時間和地點
        上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
        最近開課時間(周末班/連續班/晚班)
        Design Implementation培訓課程:2025年4月7日--即將開課-----即將開課,歡迎垂詢
           實驗設備
             ☆資深工程師授課

                
                ☆注重質量
                ☆邊講邊練

                ☆合格學員免費推薦工作

                ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質

                專注高端培訓15年,端海提供的證書得到本行業的廣泛認可,學員的能力
                得到大家的認同,受到用人單位的廣泛贊譽。

                ★實驗設備請點擊這兒查看★
           最新優惠
               ◆請咨詢客服。
           質量保障

                1、可免費在以后培訓班中重聽;
                2、免費提供課后技術支持,保障培訓效果。
                3、培訓合格學員可享受免費推薦就業機會。

          Physical Design Implementation培訓課程
        培訓方式以講課和實驗穿插進行

        課程描述:

        第一階段 IC Compiler 1

        Overview
        The workshop is based on Synopsys? Lynx Compatible Reference Methodology (LCRM) flow:

        • The CMM Data Setup unit covers how to load the files and libraries required by IC Compiler, as well as setting up scenarios for multi-corner multi-mode (MCMM) analysis and optimization.
        • The Design Planning unit covers how to create a block-level floorplan, including macro placement and a power network, which results in acceptable routeability and timing throughout the flow.
        • The Placement unit focuses on optimizing the placement and logic for timing, congestion, leakage power, and scan-chain ordering.
        • The lock Tree Synthesis (CTS) unit covers controlling and building clock trees, optimizing clock power dissipation, and performing additional timing optimization.
        • The outing unit covers routing of the clock nets, followed by signal routing and optimization, including redundant via insertion, antenna fixing, and crosstalk reduction.
        • The Design for Manufacturability unit covers steps to improve yield and reliability, including wire spreading/widening, diode insertion, inserting filler cells, redundant via insertion, and signoff metal filling using IC Validator. The unit concludes by covering how to generate design data for final verification and validation, as well as converting the block into a hard macro for top-level integration.

        Every lecture is accompanied by a comprehensive hands-on lab. Labs use the LCRM directory structure and scripts.

        Objectives
        At the end of this workshop you should be able to use IC Compiler to:
        • Use the GUI to analyze the layout during the various design phases
        • Perform and debug data setup to create an initial design cell which is ready for design planning and placement; This includes loading required files and libraries, creating a Milkyway design library, and applying common timing and optimization controls
        • Create scenarios for MCMM timing, leakage power, and CTS optimization
        • Create a non-hierarchical block-level floorplan for always-on single-voltage (non-UPF) designs that will be routable and will achieve timing closure
        • Perform standard cell placement and related optimizations to minimize timing violations, congestion, and leakage power; Insert spare cells
        • Analyze congestion maps and timing reports
        • Apply any required CTS constraints, targets, and controls
        • Perform pre-CTS power optimization to reduce clock tree power
        • Execute the recommend clock tree synthesis and optimization flow
        • Analyze clock tree and timing results post-CTS
        • Perform routing setup to control DRC fixing, delay calculation, redundant via insertion, antenna fixing, and crosstalk reduction
        • Route the clock nets
        • Route the signal nets and perform post-route optimization
        • Analyze and fix physical DRC and LVS violations
        • Perform functional ECOs
        • Perform design for manufacturability steps
        • Generate output files required for final validation/verification

        Course Outline

        Unit 1
        • Introduction
        • MCMM Data Setup
        • Design Planning
        Unit 2
        • Design Planning (Lab continued)
        • Placement
        • Clock Tree Synthesis
        Unit 3
        • Clock Tree Synthesis (Lab continued)
        • Routing
        • Design for Manufacturability
        • Customer Support

        第二階段 IC Compiler 2: Hierarchical Design Planning

        Overview
        The workshop teaches floorplan preparation for large and complex integrated circuits. You will learn to partition a design into hierarchical sub-blocks for implementation in IC Compiler. All the floorplan, constraint, and timing information required for implementation is created.

        We begin with an initialized floorplan (learned in the IC Compiler 1 workshop). Next, standard cell and macro placement, using plan groups, guide the development of a physical hierarchy. Manipulation of the physical hierarchy is discussed in detail.

        We then demonstrate a number of methods for improving the quality of the floorplan including: power network synthesis, in-place optimization, and budgeting. Finally, we create soft macro blocks suitable for place and route processing.

        Hands-on labs for all course units use a hierarchical design allowing exploration of all aspects of virtual flat floorplanning.

        Objectives
        At the end of this workshop the student should be able to:
        • Describe the IC Compiler Design Planning Virtual Flat Placement flow
        • Manipulate the hierarchy and create plan groups using the Hierarchy Browser
        • Perform Power Planning using IC Compiler's Power Network analysis and synthesis capabilities
        • Describe the IC Compiler Design Planning Virtual Flat Placement flow
        • Manipulate the hierarchy and create plan groups using the Hierarchy Browser
        • Perform power planning using IC Compiler's power network analysis and synthesis capabilities
        • Execute virtual flat placement and refine the plan groups
        • Perform in-place optimization
        • Perform plan-group-aware routing (PGAR) pin assignment on all blocks
        • Perform design budgeting and generate block-level SDC files
        • Generate ILM models for chip-level timing analysis and budgeting
        • Define and develop effective time budgeting for place & route in IC Compiler

        Course Outline

         
        • Introduction & Overview
        • Partition Top Level into Plan Groups
        • Create Block Macros and Integrate Top
        亚洲性无码AV中文字幕| 日韩亚洲人成网站| 亚洲成av人片不卡无码久久| 亚洲2022国产成人精品无码区| 亚洲一本大道无码av天堂| 国产亚洲人成在线播放| 亚洲高清一区二区三区电影 | 亚洲性在线看高清h片| 国产精品亚洲综合| 无码亚洲成a人在线观看| 亚洲av无码成人精品国产| 亚洲日韩国产AV无码无码精品| 中国china体内裑精亚洲日本| 亚洲av极品无码专区在线观看| 亚洲午夜国产精品| 老司机亚洲精品影院无码| 亚洲影院在线观看| 亚洲狠狠狠一区二区三区| 亚洲精品国产手机| 亚洲国产成人超福利久久精品| 亚洲欧洲高清有无| 亚洲a∨无码男人的天堂| 国产精品高清视亚洲精品| 亚洲人成网国产最新在线| 亚洲伊人久久大香线蕉AV| 亚洲精品9999久久久久无码| 亚洲av午夜国产精品无码中文字| 久久精品国产亚洲av瑜伽| 在线看亚洲十八禁网站| 亚洲精品国产精品乱码不卡| 亚洲精品无码久久不卡| 国产偷国产偷亚洲清高动态图| 亚洲熟妇av一区二区三区| 国产AV无码专区亚洲AV男同| 午夜亚洲AV日韩AV无码大全| 亚洲美女中文字幕| 亚洲人xxx日本人18| 亚洲AV无码一区二区三区性色| 亚洲A∨午夜成人片精品网站| 亚洲国产精品毛片av不卡在线| a级亚洲片精品久久久久久久|