曙海教育集團
        上海:021-51875830 北京:010-51292078
        西安:029-86699670 南京:4008699035
        成都:4008699035 武漢:027-50767718
        廣州:4008699035 深圳:4008699035
        沈陽:024-31298103 石家莊:4008699035☆
        全國統一報名免費電話:4008699035 微信:shuhaipeixun或15921673576 QQ:1299983702
        首頁 課程表 報名 在線聊 講師 品牌 QQ聊 活動 就業(yè)
        嵌入式OS--4G手機操作系統
        嵌入式硬件設計
        Altium Designer Layout高速硬件設計
        開發(fā)語言/數據庫/軟硬件測試
        芯片設計/大規(guī)模集成電路VLSI
        其他類
         
          Functional verification培訓
           入學要求

                學員學習本課程應具備下列基礎知識:
                ◆ 電路系統的基本概念。

           班級規(guī)模及環(huán)境--熱線:4008699035 手機:15921673576( 微信同號)
               每期人數限3到5人。
           上課時間和地點
        上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區(qū)1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
        最近開課時間(周末班/連續(xù)班/晚班)
        Functional verification培訓:2025年4月7日--即將開課-----即將開課,歡迎垂詢
           實驗設備
             ☆資深工程師授課

                
                ☆注重質量
                ☆邊講邊練

                ☆合格學員免費推薦工作

                ☆合格學員免費頒發(fā)相關工程師等資格證書,提升您的職業(yè)資質

                專注高端培訓15年,端海提供的證書得到本行業(yè)的廣泛認可,學員的能力
                得到大家的認同,受到用人單位的廣泛贊譽。

                ★實驗設備請點擊這兒查看★
           最新優(yōu)惠
               ◆請咨詢客服。
           質量保障

                1、可免費在以后培訓班中重聽;
                2、免費提供課后技術支持,保障培訓效果。
                3、培訓合格學員可享受免費推薦就業(yè)機會。

          Functional verification培訓


        第一階段 Incisive Comprehensive Coverage

        Course Description

        This is an Engineer Explorer series course. The Engineer Explorer courses explore advanced topics.

        This course explores Incisive? comprehensive coverage features, with which you can measure how thoroughly your testbench exercises your design. The course addresses coverage of SystemC, VHDL, Verilog?, and mixed-language designs. Not all coverage features are available with all languages.

        The course discusses the collection and analysis of the following types of coverage:

        • Code (block, expression, toggle, state, and arc) coverage
        • Data-oriented functional coverage using SystemVerilog covergroups
        • Control-oriented functional coverage using PSL and SystemVerilog assertions

        Learning Objectives

        After completing this course you will be able to:

        • Effectively use the Incisive comprehensive coverage with your SystemC, VHDL, Verilog, and mixed-language designs
        第二階段 Incisive SystemC, VHDL, and Verilog Simulation

        Course Description

        This course addresses Incisive? mixed-language (SystemC?, VHDL, and Verilog?) event-driven digital simulation. The course takes you through the compilation, elaboration, simulation, and interactive debug process, at each step explaining the most commonly used options. This course treats the SystemC, VHDL, and Verilog languages equivalently. You can do the labs in your choice of language.

        Learning Objectives

        After completing this course you will be able to:

        • Compile, elaborate, link, and simulate a design: Understand how to specify the inputs and outputs at each phase, configure the design, and control each process for effectiveness and optimal performance.
        • Debug a design with the textual interactive simulation interface: Briefly examine most of the interactive commands for the purpose of understanding what capabilities are available and how you can use them in a script to drive batched regression tests; practice these capabilities in the context of a scripted debug scenario.
        • Debug a design with the graphical interactive simulation interface: Examine many of the capabilities of the feature-rich SimVision graphical simulation analysis environment; practice these capabilities in the context of a scripted debug scenario.
        • Utilize some of the other tools available to assist your simulation-related efforts to: Verify your platform's patch level, protect your intellectual property, “l(fā)int” your design and filter and sort the analysis report, manage your library of compiled design objects, compare simulation traces, package your design for transmittal, and much more.
        • Optionally: Understand the issues involved with mixed-language instantiation, simulation, and debugging; examine the mechanics of interconnecting components of multiple languages; choose and simulate a mixed-language design configuration containing at least one HDL component and at least one SystemC component.
        亚洲夜夜欢A∨一区二区三区 | 亚洲已满18点击进入在线观看| 亚洲日韩国产一区二区三区| 亚洲欧洲免费视频| 国外亚洲成AV人片在线观看| 91亚洲国产成人久久精品| 亚洲人成网址在线观看| 亚洲av无码专区在线播放| 色偷偷亚洲第一综合网| 亚洲欧美日韩中文字幕在线一区| 亚洲AV无码国产精品色| 亚洲中文字幕人成乱码| 亚洲成av人片不卡无码| 亚洲最大免费视频网| 亚洲第一页在线观看| 亚洲成a人不卡在线观看| 亚洲视频小说图片| 久久精品国产亚洲AV香蕉| 日韩精品亚洲人成在线观看| 久久精品亚洲中文字幕无码麻豆 | 久久精品国产亚洲AV久| 亚洲区视频在线观看| 亚洲乱码日产精品BD在线观看| 亚洲人成伊人成综合网久久| 亚洲xxxx18| 亚洲乱亚洲乱妇24p| 国产精品亚洲专区无码牛牛 | 亚洲人成依人成综合网| 亚洲五月六月丁香激情| 亚洲高清在线mv| 亚洲一区免费在线观看| 中文字幕无码精品亚洲资源网久久| 国产成人毛片亚洲精品| 亚洲一区二区女搞男| 亚洲AV无码成人专区片在线观看 | 亚洲欧美日韩一区二区三区| 亚洲av无码成人精品区一本二本| 精品国产亚洲一区二区三区在线观看| 国产亚洲午夜精品| 中文字幕不卡亚洲| 久久精品亚洲日本佐佐木明希|