曙海教育集團
        上海:021-51875830 北京:010-51292078
        西安:029-86699670 南京:4008699035
        成都:4008699035 武漢:027-50767718
        廣州:4008699035 深圳:4008699035
        沈陽:024-31298103 石家莊:4008699035☆
        全國統一報名免費電話:4008699035 微信:shuhaipeixun或15921673576 QQ:1299983702
        首頁 課程表 報名 在線聊 講師 品牌 QQ聊 活動 就業
        嵌入式OS--4G手機操作系統
        嵌入式硬件設計
        Altium Designer Layout高速硬件設計
        開發語言/數據庫/軟硬件測試
        芯片設計/大規模集成電路VLSI
        其他類
         
           Synopsys IC Compiler培訓
           班級規模及環境--熱線:4008699035 手機:15921673576( 微信同號)
               每期人數限3到5人。
           上課時間和地點
        上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
        最近開課時間(周末班/連續班/晚班)
        Synopsys IC Compiler培訓:2025年4月7日--即將開課-----即將開課,歡迎垂詢
           實驗設備
             ☆資深工程師授課

                
                ☆注重質量
                ☆邊講邊練

                ☆合格學員免費推薦工作

                ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質

                專注高端培訓15年,端海提供的證書得到本行業的廣泛認可,學員的能力
                得到大家的認同,受到用人單位的廣泛贊譽。

                ★實驗設備請點擊這兒查看★
           最新優惠
               ◆請咨詢客服。
           質量保障

                1、可免費在以后培訓班中重聽;
                2、免費提供課后技術支持,保障培訓效果。
                3、培訓合格學員可享受免費推薦就業機會。

          Synopsys IC Compiler培訓

        培訓方式以講課和實驗穿插進行。

        IC Compiler 1?

        ?

        Overview
        The workshop starts out with a high-level introduction to IC Compiler? graphical user interface, during which you will learn about the 3 core commands place_opt, clock_opt, and route_opt, as well as the more targeted atomic commands for more specific needs.

        ?


        You will learn the details of design and timing setup, including setting up physical and logical libraries, importing design formats and floorplans, and setting the design up for proper timing analysis.

        ?


        The workshop goes in-depth into using IC Compiler to perform placement, power optimization, scan optimization, clock tree synthesis and routing operations, including interleaved logic optimizations. You will also learn how to perform Design-for-Manufacturing tasks in IC Compiler, including antenna fixing, via doubling, metal filling, and critical area optimization. Another unit is dedicated to the topic of the new Multi Scenario capabilities, including how to apply SDC constraint files and operating conditions and how to perform analysis and optimization in parallel. The unit will also show you the advantages of using on-chip-variation mode.

        ?


        The class explores the new Design Planning features in IC Compiler, which support full flat floorplanning including automatic macro placement, power network synthesis and analysis, and prototype route and optimization.

        ?


        The workshop is accompanied by comprehensive hands-on labs, which provide an opportunity to apply all concepts covered during the lectures.

        ?


        Objectives?
        At the end of this workshop the student should be able to:?
        ?? Read necessary files required to run IC Compiler, resolving common errors/warnings?
        ?? Set up timing for analysis and optimizations?
        ?? Perform placement and optimizations?
        ?? Analyze congestion maps and reports?
        ?? Perform power optimization?
        ?? Perform scan reordering using ScanDEF?
        ?? Set up the design for clock tree synthesis?
        ?? Perform clock tree synthesis and post-CTS optimizations?
        ?? Analyze timing and clock specifications post CTS?
        ?? Route the design using the core and atomic commands?
        ?? Describe the need for Multi-corner, Multi-Mode analysis, and optimization?
        ?? Specify a scenario in IC Compiler?
        ?? Analyze the design for SI and perform SI optimizations?
        ?? Perform unconstrained and freeze silicon ECOs?
        ?? Perform antenna fixing, via doubling, metal filling, filler cell insertion, critical area optimization?
        ?? Create a flat floorplan including core and IO area setup, power network synthesis and routing, timing driven macro placement?
        ?? Perform power network analysis and virtual pad insertion?

        ?

        Audience Profile
        ASIC, back-end,?or?layout designers with experience in standard-cell-based automatic Place and Route.

        ?

        Prerequisites
        To benefit the most from the material presented in this workshop, students should have working knowledge of Physical Design using Physical Compiler, Astro,?or?any other physical design tool.

        ?

        Course Outline?

        ?

        Unit 1?
        ?? Introduction?
        ?? IC Compiler Basic Flow?
        ?? Design Planning?

        ?

        Unit 2?
        ?? Placement, Power and Test?
        ?? Clock Tree Synthesis?

        ?

        Unit 3?
        ?? Multi Scenario Optimization?
        ?? Routing and Signal Integrity?
        ?? Chip Finishing and DFM?

        亚洲AV综合色区无码二区偷拍| 亚洲jizzjizz少妇| 小说专区亚洲春色校园| 亚洲男人的天堂久久精品| 亚洲蜜芽在线精品一区| 久久国产亚洲观看| 亚洲国产精品嫩草影院在线观看| 亚洲无av在线中文字幕| 亚洲日本成本人观看| 久久精品国产亚洲AV麻豆王友容| 亚洲日韩乱码中文无码蜜桃臀网站 | 奇米影视亚洲春色| 久久精品亚洲男人的天堂| 2020天堂在线亚洲精品专区| 亚洲AV无码乱码在线观看代蜜桃| 亚洲一区二区三区四区视频| 亚洲AV无码一区二区三区在线| 亚洲av无码片在线观看| 日本亚洲精品色婷婷在线影院 | 亚洲精品国产日韩无码AV永久免费网| 亚洲大香伊人蕉在人依线| 亚洲国产美女视频| 久久久久精品国产亚洲AV无码| 国产亚洲精品bv在线观看| 亚洲AV性色在线观看| 国产精品亚洲专一区二区三区| 亚洲国产成人爱av在线播放| 亚洲色大18成人网站WWW在线播放 亚洲色大成WWW亚洲女子 | 日日摸日日碰夜夜爽亚洲| 亚洲JIZZJIZZ中国少妇中文| 亚洲日韩在线第一页| 亚洲人成中文字幕在线观看| 亚洲AV无码一区二区三区DV| 亚洲欧洲第一a在线观看| 亚洲综合在线成人一区| 亚洲综合色区中文字幕| 亚洲爆乳AAA无码专区| 亚洲国产香蕉人人爽成AV片久久| 久久亚洲国产成人影院网站| 久久亚洲国产欧洲精品一| 精品亚洲成AV人在线观看|