曙海教育集團(tuán)
        上海:021-51875830 北京:010-51292078
        西安:029-86699670 南京:4008699035
        成都:4008699035 武漢:027-50767718
        廣州:4008699035 深圳:4008699035
        沈陽:024-31298103 石家莊:4008699035☆
        全國統(tǒng)一報(bào)名免費(fèi)電話:4008699035 微信:shuhaipeixun或15921673576 QQ:1299983702
        首頁 課程表 報(bào)名 在線聊 講師 品牌 QQ聊 活動(dòng) 就業(yè)
        嵌入式OS--4G手機(jī)操作系統(tǒng)
        嵌入式硬件設(shè)計(jì)
        Altium Designer Layout高速硬件設(shè)計(jì)
        開發(fā)語言/數(shù)據(jù)庫/軟硬件測(cè)試
        芯片設(shè)計(jì)/大規(guī)模集成電路VLSI
        其他類
         
          Synopsys TetraMAX EDA培訓(xùn)
           入學(xué)要求

                學(xué)員學(xué)習(xí)本課程應(yīng)具備下列基礎(chǔ)知識(shí):
                ◆ 電路系統(tǒng)的基本概念。

           班級(jí)規(guī)模及環(huán)境--熱線:4008699035 手機(jī):15921673576( 微信同號(hào))
               每期人數(shù)限3到5人。
           上課時(shí)間和地點(diǎn)
        上課地點(diǎn):【上海】:同濟(jì)大學(xué)(滬西)/新城金郡商務(wù)樓(11號(hào)線白銀路站) 【深圳分部】:電影大廈(地鐵一號(hào)線大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山學(xué)院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(hào)(中和大道) 【沈陽分部】:沈陽理工大學(xué)/六宅臻品 【鄭州分部】:鄭州大學(xué)/錦華大廈 【石家莊分部】:河北科技大學(xué)/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協(xié)同大廈
        最近開課時(shí)間(周末班/連續(xù)班/晚班)
        Synopsys TetraMAX EDA培訓(xùn):2025年4月7日--即將開課-----即將開課,歡迎垂詢
           實(shí)驗(yàn)設(shè)備
             ☆資深工程師授課

                
                ☆注重質(zhì)量
                ☆邊講邊練

                ☆合格學(xué)員免費(fèi)推薦工作

                ☆合格學(xué)員免費(fèi)頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)

                專注高端培訓(xùn)15年,端海提供的證書得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力
                得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

                ★實(shí)驗(yàn)設(shè)備請(qǐng)點(diǎn)擊這兒查看★
           最新優(yōu)惠
               ◆請(qǐng)咨詢客服。
           質(zhì)量保障

                1、可免費(fèi)在以后培訓(xùn)班中重聽;
                2、免費(fèi)提供課后技術(shù)支持,保障培訓(xùn)效果。
                3、培訓(xùn)合格學(xué)員可享受免費(fèi)推薦就業(yè)機(jī)會(huì)。

          Synopsys TetraMAX EDA培訓(xùn)
        培訓(xùn)方式以講課和實(shí)驗(yàn)穿插進(jìn)行

        課程描述:

        ?

        OVERVIEW

        In this two-day workshop, you will learn how use TetraMAX?--Synopsys' ATPG Tool for SOC design--to perform the following tasks:

        • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
        • Describe the test protocol and test pattern timing using STIL
        • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
        • Troubleshoot fault coverage problems
        • Save and validate test patterns
        • Troubleshoot simulation failures

        This class includes an overview of the fundamentals of manufacturing test, such as:

        • What is manufacturing test?
        • Why perform manufacturing test?
        • What is a stuck-at fault?
        • What is a scan chain?

        This class also includes a brief overview of the DSM Test Failure Diagnosis and Adaptive Scan features in TetraMAX?.

        ?

        OBJECTIVES

        At the end of this workshop the student should be able to:

        • Incorporate TetraMAX? ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
        • Create a STIL Test Protocol File for a design by using QuickSTIL menus or commands, DFT Compiler or from scratch
        • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
        • Customize a Test Protocol for a design that requires special circuit initialization, scan shift or capture procedures or pattern timing
        • Describe when and how to use at least four options to increase test coverage and/or decrease the number of required test patterns
        • Save test patterns in a proper format for simulation and transfer to an ATE
        • Validate test patterns using STIL Direct Pattern Validation

        AUDIENCE PROFILE

        ASIC, SoC or Test Engineers who perform ATPG at the Chip or SoC level.

        ?

        PREREQUISITES

        To benefit the most from the material presented in this workshop, students should: Have taken the DFT Compiler 1 workshop or possess equivalent knowledge with DFT Compiler and fundamentals of manufacturing test including:

        • Understanding the differences between manufacturing and design verification testing
        • Stuck-at fault model
        • Internal and boundary scan chains
        • Scan shift and capture violations
        • Major scan design-for-test rules concerning flip-flops, latches and bi-directional/tri-state drivers
        • Tradeoffs between having single or multiple
        • Understanding of digital IC logic design
        • Working knowledge of Verilog or VHDL language
        • Familiarity with UNIX workstations running X-windows
        • Familiarity with vi, emacs, or other UNIX text editors

        COURSE OUTLINE

        ?

        第一階段:

        Introduction to ATPG Test

        Building ATPG Models

        Running DRC

        Controlling ATPG

        ?

        第二階段:

        Minimizing ATPG Patterns

        Writing ATPG Patterns

        Pattern Validation

        Diagnosis

        ??? Conclusion

        处破女第一次亚洲18分钟| 亚洲激情视频在线观看| 亚洲av午夜福利精品一区| 亚洲国产午夜中文字幕精品黄网站 | 色噜噜噜噜亚洲第一| 亚洲人成综合网站7777香蕉| 亚洲色偷偷偷网站色偷一区| 亚洲国产精品一区二区久久| 亚洲AV无码一区东京热| 国产亚洲精品a在线观看app| 中文字幕精品亚洲无线码一区| 国产精品亚洲产品一区二区三区 | 亚洲AV无码日韩AV无码导航| 亚洲日韩欧洲乱码AV夜夜摸| 亚洲最大av无码网址| 国产L精品国产亚洲区久久| 亚洲国产成人久久综合野外| 国产成人人综合亚洲欧美丁香花| 亚洲AV永久无码天堂影院| 亚洲av无码成人精品区一本二本| 亚洲七久久之综合七久久| 亚洲精品理论电影在线观看| 亚洲av日韩av永久在线观看 | 亚洲AV无码一区二区乱孑伦AS| 国产亚洲精品岁国产微拍精品| 国产亚洲福利精品一区| 久久亚洲国产视频| 亚洲gv猛男gv无码男同短文| 亚洲AV日韩AV永久无码绿巨人 | 亚洲精品国产精品| 亚洲av无一区二区三区| 国产亚洲视频在线播放大全| 亚洲毛片av日韩av无码| 国产午夜亚洲精品午夜鲁丝片| 亚洲熟妇无码八AV在线播放| 亚洲av伊人久久综合密臀性色| 色婷婷六月亚洲婷婷丁香| 亚洲日韩乱码中文无码蜜桃臀| 亚洲国产91在线| 亚洲s码欧洲m码吹潮| 日韩亚洲精品福利|